MAX78000 Peripheral Driver API
Peripheral Driver API for the MAX78000
fcr_regs.h
Go to the documentation of this file.
1
8/******************************************************************************
9 *
10 * Copyright (C) 2022-2023 Maxim Integrated Products, Inc. (now owned by
11 * Analog Devices, Inc.),
12 * Copyright (C) 2023-2024 Analog Devices, Inc.
13 *
14 * Licensed under the Apache License, Version 2.0 (the "License");
15 * you may not use this file except in compliance with the License.
16 * You may obtain a copy of the License at
17 *
18 * http://www.apache.org/licenses/LICENSE-2.0
19 *
20 * Unless required by applicable law or agreed to in writing, software
21 * distributed under the License is distributed on an "AS IS" BASIS,
22 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
23 * See the License for the specific language governing permissions and
24 * limitations under the License.
25 *
26 ******************************************************************************/
27
28#ifndef LIBRARIES_CMSIS_DEVICE_MAXIM_MAX78000_INCLUDE_FCR_REGS_H_
29#define LIBRARIES_CMSIS_DEVICE_MAXIM_MAX78000_INCLUDE_FCR_REGS_H_
30
31/* **** Includes **** */
32#include <stdint.h>
33
34#ifdef __cplusplus
35extern "C" {
36#endif
37
38#if defined (__ICCARM__)
39 #pragma system_include
40#endif
41
42#if defined (__CC_ARM)
43 #pragma anon_unions
44#endif
46/*
47 If types are not defined elsewhere (CMSIS) define them here
48*/
49#ifndef __IO
50#define __IO volatile
51#endif
52#ifndef __I
53#define __I volatile const
54#endif
55#ifndef __O
56#define __O volatile
57#endif
58#ifndef __R
59#define __R volatile const
60#endif
62
63/* **** Definitions **** */
64
76typedef struct {
77 __IO uint32_t fctrl0;
78 __IO uint32_t autocal0;
79 __IO uint32_t autocal1;
80 __IO uint32_t autocal2;
81 __IO uint32_t urvbootaddr;
82 __IO uint32_t urvctrl;
84
85/* Register offsets for module FCR */
92#define MXC_R_FCR_FCTRL0 ((uint32_t)0x00000000UL)
93#define MXC_R_FCR_AUTOCAL0 ((uint32_t)0x00000004UL)
94#define MXC_R_FCR_AUTOCAL1 ((uint32_t)0x00000008UL)
95#define MXC_R_FCR_AUTOCAL2 ((uint32_t)0x0000000CUL)
96#define MXC_R_FCR_URVBOOTADDR ((uint32_t)0x00000010UL)
97#define MXC_R_FCR_URVCTRL ((uint32_t)0x00000014UL)
106#define MXC_F_FCR_FCTRL0_I2C0DGEN0_POS 20
107#define MXC_F_FCR_FCTRL0_I2C0DGEN0 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C0DGEN0_POS))
109#define MXC_F_FCR_FCTRL0_I2C0DGEN1_POS 21
110#define MXC_F_FCR_FCTRL0_I2C0DGEN1 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C0DGEN1_POS))
112#define MXC_F_FCR_FCTRL0_I2C1DGEN0_POS 22
113#define MXC_F_FCR_FCTRL0_I2C1DGEN0 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C1DGEN0_POS))
115#define MXC_F_FCR_FCTRL0_I2C1DGEN1_POS 23
116#define MXC_F_FCR_FCTRL0_I2C1DGEN1 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C1DGEN1_POS))
118#define MXC_F_FCR_FCTRL0_I2C2DGEN0_POS 24
119#define MXC_F_FCR_FCTRL0_I2C2DGEN0 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C2DGEN0_POS))
121#define MXC_F_FCR_FCTRL0_I2C2DGEN1_POS 25
122#define MXC_F_FCR_FCTRL0_I2C2DGEN1 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C2DGEN1_POS))
132#define MXC_F_FCR_AUTOCAL0_ACEN_POS 0
133#define MXC_F_FCR_AUTOCAL0_ACEN ((uint32_t)(0x1UL << MXC_F_FCR_AUTOCAL0_ACEN_POS))
135#define MXC_F_FCR_AUTOCAL0_ACRUN_POS 1
136#define MXC_F_FCR_AUTOCAL0_ACRUN ((uint32_t)(0x1UL << MXC_F_FCR_AUTOCAL0_ACRUN_POS))
138#define MXC_F_FCR_AUTOCAL0_LDTRM_POS 2
139#define MXC_F_FCR_AUTOCAL0_LDTRM ((uint32_t)(0x1UL << MXC_F_FCR_AUTOCAL0_LDTRM_POS))
141#define MXC_F_FCR_AUTOCAL0_GAININV_POS 3
142#define MXC_F_FCR_AUTOCAL0_GAININV ((uint32_t)(0x1UL << MXC_F_FCR_AUTOCAL0_GAININV_POS))
144#define MXC_F_FCR_AUTOCAL0_ATOMIC_POS 4
145#define MXC_F_FCR_AUTOCAL0_ATOMIC ((uint32_t)(0x1UL << MXC_F_FCR_AUTOCAL0_ATOMIC_POS))
147#define MXC_F_FCR_AUTOCAL0_MU_POS 8
148#define MXC_F_FCR_AUTOCAL0_MU ((uint32_t)(0xFFFUL << MXC_F_FCR_AUTOCAL0_MU_POS))
150#define MXC_F_FCR_AUTOCAL0_HIRC96MACTMROUT_POS 23
151#define MXC_F_FCR_AUTOCAL0_HIRC96MACTMROUT ((uint32_t)(0x1FFUL << MXC_F_FCR_AUTOCAL0_HIRC96MACTMROUT_POS))
161#define MXC_F_FCR_AUTOCAL1_INITTRM_POS 0
162#define MXC_F_FCR_AUTOCAL1_INITTRM ((uint32_t)(0x1FFUL << MXC_F_FCR_AUTOCAL1_INITTRM_POS))
172#define MXC_F_FCR_AUTOCAL2_DONECNT_POS 0
173#define MXC_F_FCR_AUTOCAL2_DONECNT ((uint32_t)(0xFFUL << MXC_F_FCR_AUTOCAL2_DONECNT_POS))
175#define MXC_F_FCR_AUTOCAL2_ACDIV_POS 8
176#define MXC_F_FCR_AUTOCAL2_ACDIV ((uint32_t)(0x1FFFUL << MXC_F_FCR_AUTOCAL2_ACDIV_POS))
186#define MXC_F_FCR_URVCTRL_MEMSEL_POS 0
187#define MXC_F_FCR_URVCTRL_MEMSEL ((uint32_t)(0x1UL << MXC_F_FCR_URVCTRL_MEMSEL_POS))
189#define MXC_F_FCR_URVCTRL_IFLUSHEN_POS 1
190#define MXC_F_FCR_URVCTRL_IFLUSHEN ((uint32_t)(0x1UL << MXC_F_FCR_URVCTRL_IFLUSHEN_POS))
194#ifdef __cplusplus
195}
196#endif
197
198#endif // LIBRARIES_CMSIS_DEVICE_MAXIM_MAX78000_INCLUDE_FCR_REGS_H_
__IO uint32_t urvbootaddr
Definition: fcr_regs.h:81
__IO uint32_t autocal0
Definition: fcr_regs.h:78
__IO uint32_t autocal2
Definition: fcr_regs.h:80
__IO uint32_t urvctrl
Definition: fcr_regs.h:82
__IO uint32_t autocal1
Definition: fcr_regs.h:79
__IO uint32_t fctrl0
Definition: fcr_regs.h:77
Definition: fcr_regs.h:76