28#ifndef LIBRARIES_CMSIS_DEVICE_MAXIM_MAX78002_INCLUDE_FCR_REGS_H_
29#define LIBRARIES_CMSIS_DEVICE_MAXIM_MAX78002_INCLUDE_FCR_REGS_H_
38#if defined (__ICCARM__)
39 #pragma system_include
53#define __I volatile const
59#define __R volatile const
84 __R uint32_t rsv_0x1c;
99#define MXC_R_FCR_FCTRL0 ((uint32_t)0x00000000UL)
100#define MXC_R_FCR_AUTOCAL0 ((uint32_t)0x00000004UL)
101#define MXC_R_FCR_AUTOCAL1 ((uint32_t)0x00000008UL)
102#define MXC_R_FCR_AUTOCAL2 ((uint32_t)0x0000000CUL)
103#define MXC_R_FCR_URVBOOTADDR ((uint32_t)0x00000010UL)
104#define MXC_R_FCR_URVCTRL ((uint32_t)0x00000014UL)
105#define MXC_R_FCR_XO32MKS ((uint32_t)0x00000018UL)
106#define MXC_R_FCR_TS0 ((uint32_t)0x00000020UL)
107#define MXC_R_FCR_TS1 ((uint32_t)0x00000024UL)
108#define MXC_R_FCR_ADCREFTRIM0 ((uint32_t)0x00000028UL)
109#define MXC_R_FCR_ADCREFTRIM1 ((uint32_t)0x0000002CUL)
110#define MXC_R_FCR_ADCREFTRIM2 ((uint32_t)0x00000030UL)
119#define MXC_F_FCR_FCTRL0_USBCLKSEL_POS 16
120#define MXC_F_FCR_FCTRL0_USBCLKSEL ((uint32_t)(0x3UL << MXC_F_FCR_FCTRL0_USBCLKSEL_POS))
122#define MXC_F_FCR_FCTRL0_I2C0DGEN0_POS 20
123#define MXC_F_FCR_FCTRL0_I2C0DGEN0 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C0DGEN0_POS))
125#define MXC_F_FCR_FCTRL0_I2C0DGEN1_POS 21
126#define MXC_F_FCR_FCTRL0_I2C0DGEN1 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C0DGEN1_POS))
128#define MXC_F_FCR_FCTRL0_I2C1DGEN0_POS 22
129#define MXC_F_FCR_FCTRL0_I2C1DGEN0 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C1DGEN0_POS))
131#define MXC_F_FCR_FCTRL0_I2C1DGEN1_POS 23
132#define MXC_F_FCR_FCTRL0_I2C1DGEN1 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C1DGEN1_POS))
134#define MXC_F_FCR_FCTRL0_I2C2DGEN0_POS 24
135#define MXC_F_FCR_FCTRL0_I2C2DGEN0 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C2DGEN0_POS))
137#define MXC_F_FCR_FCTRL0_I2C2DGEN1_POS 25
138#define MXC_F_FCR_FCTRL0_I2C2DGEN1 ((uint32_t)(0x1UL << MXC_F_FCR_FCTRL0_I2C2DGEN1_POS))
148#define MXC_F_FCR_AUTOCAL0_ACEN_POS 0
149#define MXC_F_FCR_AUTOCAL0_ACEN ((uint32_t)(0x1UL << MXC_F_FCR_AUTOCAL0_ACEN_POS))
151#define MXC_F_FCR_AUTOCAL0_ACRUN_POS 1
152#define MXC_F_FCR_AUTOCAL0_ACRUN ((uint32_t)(0x1UL << MXC_F_FCR_AUTOCAL0_ACRUN_POS))
154#define MXC_F_FCR_AUTOCAL0_LDTRM_POS 2
155#define MXC_F_FCR_AUTOCAL0_LDTRM ((uint32_t)(0x1UL << MXC_F_FCR_AUTOCAL0_LDTRM_POS))
157#define MXC_F_FCR_AUTOCAL0_GAININV_POS 3
158#define MXC_F_FCR_AUTOCAL0_GAININV ((uint32_t)(0x1UL << MXC_F_FCR_AUTOCAL0_GAININV_POS))
160#define MXC_F_FCR_AUTOCAL0_ATOMIC_POS 4
161#define MXC_F_FCR_AUTOCAL0_ATOMIC ((uint32_t)(0x1UL << MXC_F_FCR_AUTOCAL0_ATOMIC_POS))
163#define MXC_F_FCR_AUTOCAL0_MU_POS 8
164#define MXC_F_FCR_AUTOCAL0_MU ((uint32_t)(0xFFFUL << MXC_F_FCR_AUTOCAL0_MU_POS))
166#define MXC_F_FCR_AUTOCAL0_HIRC96MACTMROUT_POS 23
167#define MXC_F_FCR_AUTOCAL0_HIRC96MACTMROUT ((uint32_t)(0x1FFUL << MXC_F_FCR_AUTOCAL0_HIRC96MACTMROUT_POS))
177#define MXC_F_FCR_AUTOCAL1_INITTRM_POS 0
178#define MXC_F_FCR_AUTOCAL1_INITTRM ((uint32_t)(0x1FFUL << MXC_F_FCR_AUTOCAL1_INITTRM_POS))
188#define MXC_F_FCR_AUTOCAL2_DONECNT_POS 0
189#define MXC_F_FCR_AUTOCAL2_DONECNT ((uint32_t)(0xFFUL << MXC_F_FCR_AUTOCAL2_DONECNT_POS))
191#define MXC_F_FCR_AUTOCAL2_ACDIV_POS 8
192#define MXC_F_FCR_AUTOCAL2_ACDIV ((uint32_t)(0x1FFFUL << MXC_F_FCR_AUTOCAL2_ACDIV_POS))
202#define MXC_F_FCR_URVCTRL_MEMSEL_POS 0
203#define MXC_F_FCR_URVCTRL_MEMSEL ((uint32_t)(0x1UL << MXC_F_FCR_URVCTRL_MEMSEL_POS))
205#define MXC_F_FCR_URVCTRL_IFLUSHEN_POS 1
206#define MXC_F_FCR_URVCTRL_IFLUSHEN ((uint32_t)(0x1UL << MXC_F_FCR_URVCTRL_IFLUSHEN_POS))
216#define MXC_F_FCR_XO32MKS_CLK_POS 0
217#define MXC_F_FCR_XO32MKS_CLK ((uint32_t)(0x7FUL << MXC_F_FCR_XO32MKS_CLK_POS))
219#define MXC_F_FCR_XO32MKS_EN_POS 7
220#define MXC_F_FCR_XO32MKS_EN ((uint32_t)(0x1UL << MXC_F_FCR_XO32MKS_EN_POS))
222#define MXC_F_FCR_XO32MKS_DRIVER_POS 8
223#define MXC_F_FCR_XO32MKS_DRIVER ((uint32_t)(0x7UL << MXC_F_FCR_XO32MKS_DRIVER_POS))
225#define MXC_F_FCR_XO32MKS_PULSE_POS 11
226#define MXC_F_FCR_XO32MKS_PULSE ((uint32_t)(0x1UL << MXC_F_FCR_XO32MKS_PULSE_POS))
228#define MXC_F_FCR_XO32MKS_CLKSEL_POS 12
229#define MXC_F_FCR_XO32MKS_CLKSEL ((uint32_t)(0x3UL << MXC_F_FCR_XO32MKS_CLKSEL_POS))
230#define MXC_V_FCR_XO32MKS_CLKSEL_NONE ((uint32_t)0x0UL)
231#define MXC_S_FCR_XO32MKS_CLKSEL_NONE (MXC_V_FCR_XO32MKS_CLKSEL_NONE << MXC_F_FCR_XO32MKS_CLKSEL_POS)
232#define MXC_V_FCR_XO32MKS_CLKSEL_TEST ((uint32_t)0x1UL)
233#define MXC_S_FCR_XO32MKS_CLKSEL_TEST (MXC_V_FCR_XO32MKS_CLKSEL_TEST << MXC_F_FCR_XO32MKS_CLKSEL_POS)
234#define MXC_V_FCR_XO32MKS_CLKSEL_ISO ((uint32_t)0x2UL)
235#define MXC_S_FCR_XO32MKS_CLKSEL_ISO (MXC_V_FCR_XO32MKS_CLKSEL_ISO << MXC_F_FCR_XO32MKS_CLKSEL_POS)
236#define MXC_V_FCR_XO32MKS_CLKSEL_IPO ((uint32_t)0x3UL)
237#define MXC_S_FCR_XO32MKS_CLKSEL_IPO (MXC_V_FCR_XO32MKS_CLKSEL_IPO << MXC_F_FCR_XO32MKS_CLKSEL_POS)
247#define MXC_F_FCR_TS0_GAIN_POS 0
248#define MXC_F_FCR_TS0_GAIN ((uint32_t)(0xFFFUL << MXC_F_FCR_TS0_GAIN_POS))
258#define MXC_F_FCR_TS1_OFFSET_POS 0
259#define MXC_F_FCR_TS1_OFFSET ((uint32_t)(0x3FFFUL << MXC_F_FCR_TS1_OFFSET_POS))
261#define MXC_F_FCR_TS1_TS_OFFSET_SIGN_POS 14
262#define MXC_F_FCR_TS1_TS_OFFSET_SIGN ((uint32_t)(0x3FFFFUL << MXC_F_FCR_TS1_TS_OFFSET_SIGN_POS))
272#define MXC_F_FCR_ADCREFTRIM0_VREFP_POS 0
273#define MXC_F_FCR_ADCREFTRIM0_VREFP ((uint32_t)(0x7FUL << MXC_F_FCR_ADCREFTRIM0_VREFP_POS))
275#define MXC_F_FCR_ADCREFTRIM0_VREFM_POS 8
276#define MXC_F_FCR_ADCREFTRIM0_VREFM ((uint32_t)(0x7FUL << MXC_F_FCR_ADCREFTRIM0_VREFM_POS))
278#define MXC_F_FCR_ADCREFTRIM0_VCM_POS 16
279#define MXC_F_FCR_ADCREFTRIM0_VCM ((uint32_t)(0x3UL << MXC_F_FCR_ADCREFTRIM0_VCM_POS))
281#define MXC_F_FCR_ADCREFTRIM0_VX2_TUNE_POS 24
282#define MXC_F_FCR_ADCREFTRIM0_VX2_TUNE ((uint32_t)(0x3FUL << MXC_F_FCR_ADCREFTRIM0_VX2_TUNE_POS))
292#define MXC_F_FCR_ADCREFTRIM1_VREFP_POS 0
293#define MXC_F_FCR_ADCREFTRIM1_VREFP ((uint32_t)(0x7FUL << MXC_F_FCR_ADCREFTRIM1_VREFP_POS))
295#define MXC_F_FCR_ADCREFTRIM1_VREFM_POS 8
296#define MXC_F_FCR_ADCREFTRIM1_VREFM ((uint32_t)(0x7FUL << MXC_F_FCR_ADCREFTRIM1_VREFM_POS))
298#define MXC_F_FCR_ADCREFTRIM1_VCM_POS 16
299#define MXC_F_FCR_ADCREFTRIM1_VCM ((uint32_t)(0x3UL << MXC_F_FCR_ADCREFTRIM1_VCM_POS))
301#define MXC_F_FCR_ADCREFTRIM1_VX2_TUNE_POS 24
302#define MXC_F_FCR_ADCREFTRIM1_VX2_TUNE ((uint32_t)(0x3FUL << MXC_F_FCR_ADCREFTRIM1_VX2_TUNE_POS))
312#define MXC_F_FCR_ADCREFTRIM2_VREFP_POS 0
313#define MXC_F_FCR_ADCREFTRIM2_VREFP ((uint32_t)(0x7FUL << MXC_F_FCR_ADCREFTRIM2_VREFP_POS))
315#define MXC_F_FCR_ADCREFTRIM2_VREFM_POS 8
316#define MXC_F_FCR_ADCREFTRIM2_VREFM ((uint32_t)(0x7FUL << MXC_F_FCR_ADCREFTRIM2_VREFM_POS))
318#define MXC_F_FCR_ADCREFTRIM2_VCM_POS 16
319#define MXC_F_FCR_ADCREFTRIM2_VCM ((uint32_t)(0x3UL << MXC_F_FCR_ADCREFTRIM2_VCM_POS))
321#define MXC_F_FCR_ADCREFTRIM2_VX2_TUNE_POS 24
322#define MXC_F_FCR_ADCREFTRIM2_VX2_TUNE ((uint32_t)(0x3FUL << MXC_F_FCR_ADCREFTRIM2_VX2_TUNE_POS))
__IO uint32_t urvbootaddr
Definition: fcr_regs.h:81
__IO uint32_t autocal0
Definition: fcr_regs.h:78
__IO uint32_t autocal2
Definition: fcr_regs.h:80
__IO uint32_t xo32mks
Definition: fcr_regs.h:83
__IO uint32_t ts0
Definition: fcr_regs.h:85
__IO uint32_t adcreftrim1
Definition: fcr_regs.h:88
__IO uint32_t urvctrl
Definition: fcr_regs.h:82
__IO uint32_t adcreftrim2
Definition: fcr_regs.h:89
__IO uint32_t autocal1
Definition: fcr_regs.h:79
__IO uint32_t adcreftrim0
Definition: fcr_regs.h:87
__IO uint32_t fctrl0
Definition: fcr_regs.h:77
__IO uint32_t ts1
Definition: fcr_regs.h:86
Definition: fcr_regs.h:76