![]() |
MAX32650 Peripheral Driver API
Peripheral Driver API for the MAX32650
|
Macros | |
#define | MXC_R_SDMA_IP ((uint32_t)0x00000000UL) |
#define | MXC_R_SDMA_SP ((uint32_t)0x00000004UL) |
#define | MXC_R_SDMA_DP0 ((uint32_t)0x00000008UL) |
#define | MXC_R_SDMA_DP1 ((uint32_t)0x0000000CUL) |
#define | MXC_R_SDMA_BP ((uint32_t)0x00000010UL) |
#define | MXC_R_SDMA_OFFS ((uint32_t)0x00000014UL) |
#define | MXC_R_SDMA_LC0 ((uint32_t)0x00000018UL) |
#define | MXC_R_SDMA_LC1 ((uint32_t)0x0000001CUL) |
#define | MXC_R_SDMA_A0 ((uint32_t)0x00000020UL) |
#define | MXC_R_SDMA_A1 ((uint32_t)0x00000024UL) |
#define | MXC_R_SDMA_A2 ((uint32_t)0x00000028UL) |
#define | MXC_R_SDMA_A3 ((uint32_t)0x0000002CUL) |
#define | MXC_R_SDMA_WDCN ((uint32_t)0x00000030UL) |
#define | MXC_R_SDMA_INT_MUX_CTRL0 ((uint32_t)0x00000080UL) |
#define | MXC_R_SDMA_INT_MUX_CTRL1 ((uint32_t)0x00000084UL) |
#define | MXC_R_SDMA_INT_MUX_CTRL2 ((uint32_t)0x00000088UL) |
#define | MXC_R_SDMA_INT_MUX_CTRL3 ((uint32_t)0x0000008CUL) |
#define | MXC_R_SDMA_IP_ADDR ((uint32_t)0x00000090UL) |
#define | MXC_R_SDMA_CTRL ((uint32_t)0x00000094UL) |
#define | MXC_R_SDMA_INT_IN_CTRL ((uint32_t)0x000000A0UL) |
#define | MXC_R_SDMA_INT_IN_FLAG ((uint32_t)0x000000A4UL) |
#define | MXC_R_SDMA_INT_IN_IE ((uint32_t)0x000000A8UL) |
#define | MXC_R_SDMA_IRQ_FLAG ((uint32_t)0x000000B0UL) |
#define | MXC_R_SDMA_IRQ_IE ((uint32_t)0x000000B4UL) |
SDMA Peripheral Register Offsets from the SDMA Base Peripheral Address.
#define MXC_R_SDMA_A0 ((uint32_t)0x00000020UL) |
Offset from SDMA Base Address: 0x0020
#define MXC_R_SDMA_A1 ((uint32_t)0x00000024UL) |
Offset from SDMA Base Address: 0x0024
#define MXC_R_SDMA_A2 ((uint32_t)0x00000028UL) |
Offset from SDMA Base Address: 0x0028
#define MXC_R_SDMA_A3 ((uint32_t)0x0000002CUL) |
Offset from SDMA Base Address: 0x002C
#define MXC_R_SDMA_BP ((uint32_t)0x00000010UL) |
Offset from SDMA Base Address: 0x0010
#define MXC_R_SDMA_CTRL ((uint32_t)0x00000094UL) |
Offset from SDMA Base Address: 0x0094
#define MXC_R_SDMA_DP0 ((uint32_t)0x00000008UL) |
Offset from SDMA Base Address: 0x0008
#define MXC_R_SDMA_DP1 ((uint32_t)0x0000000CUL) |
Offset from SDMA Base Address: 0x000C
#define MXC_R_SDMA_INT_IN_CTRL ((uint32_t)0x000000A0UL) |
Offset from SDMA Base Address: 0x00A0
#define MXC_R_SDMA_INT_IN_FLAG ((uint32_t)0x000000A4UL) |
Offset from SDMA Base Address: 0x00A4
#define MXC_R_SDMA_INT_IN_IE ((uint32_t)0x000000A8UL) |
Offset from SDMA Base Address: 0x00A8
#define MXC_R_SDMA_INT_MUX_CTRL0 ((uint32_t)0x00000080UL) |
Offset from SDMA Base Address: 0x0080
#define MXC_R_SDMA_INT_MUX_CTRL1 ((uint32_t)0x00000084UL) |
Offset from SDMA Base Address: 0x0084
#define MXC_R_SDMA_INT_MUX_CTRL2 ((uint32_t)0x00000088UL) |
Offset from SDMA Base Address: 0x0088
#define MXC_R_SDMA_INT_MUX_CTRL3 ((uint32_t)0x0000008CUL) |
Offset from SDMA Base Address: 0x008C
#define MXC_R_SDMA_IP ((uint32_t)0x00000000UL) |
Offset from SDMA Base Address: 0x0000
#define MXC_R_SDMA_IP_ADDR ((uint32_t)0x00000090UL) |
Offset from SDMA Base Address: 0x0090
#define MXC_R_SDMA_IRQ_FLAG ((uint32_t)0x000000B0UL) |
Offset from SDMA Base Address: 0x00B0
#define MXC_R_SDMA_IRQ_IE ((uint32_t)0x000000B4UL) |
Offset from SDMA Base Address: 0x00B4
#define MXC_R_SDMA_LC0 ((uint32_t)0x00000018UL) |
Offset from SDMA Base Address: 0x0018
#define MXC_R_SDMA_LC1 ((uint32_t)0x0000001CUL) |
Offset from SDMA Base Address: 0x001C
#define MXC_R_SDMA_OFFS ((uint32_t)0x00000014UL) |
Offset from SDMA Base Address: 0x0014
#define MXC_R_SDMA_SP ((uint32_t)0x00000004UL) |
Offset from SDMA Base Address: 0x0004
#define MXC_R_SDMA_WDCN ((uint32_t)0x00000030UL) |
Offset from SDMA Base Address: 0x0030