![]() |
MAX32655 Peripheral Driver API
Peripheral Driver API for the MAX32655
|
Macros | |
| #define | MXC_F_DMA_INTFL_CH0_POS 0 |
| #define | MXC_F_DMA_INTFL_CH0 ((uint32_t)(0x1UL << MXC_F_DMA_INTFL_CH0_POS)) |
| #define | MXC_F_DMA_INTFL_CH1_POS 1 |
| #define | MXC_F_DMA_INTFL_CH1 ((uint32_t)(0x1UL << MXC_F_DMA_INTFL_CH1_POS)) |
| #define | MXC_F_DMA_INTFL_CH2_POS 2 |
| #define | MXC_F_DMA_INTFL_CH2 ((uint32_t)(0x1UL << MXC_F_DMA_INTFL_CH2_POS)) |
| #define | MXC_F_DMA_INTFL_CH3_POS 3 |
| #define | MXC_F_DMA_INTFL_CH3 ((uint32_t)(0x1UL << MXC_F_DMA_INTFL_CH3_POS)) |
DMA Interrupt Register.
| #define MXC_F_DMA_INTFL_CH0 ((uint32_t)(0x1UL << MXC_F_DMA_INTFL_CH0_POS)) |
INTFL_CH0 Mask
| #define MXC_F_DMA_INTFL_CH0_POS 0 |
INTFL_CH0 Position
| #define MXC_F_DMA_INTFL_CH1 ((uint32_t)(0x1UL << MXC_F_DMA_INTFL_CH1_POS)) |
INTFL_CH1 Mask
| #define MXC_F_DMA_INTFL_CH1_POS 1 |
INTFL_CH1 Position
| #define MXC_F_DMA_INTFL_CH2 ((uint32_t)(0x1UL << MXC_F_DMA_INTFL_CH2_POS)) |
INTFL_CH2 Mask
| #define MXC_F_DMA_INTFL_CH2_POS 2 |
INTFL_CH2 Position
| #define MXC_F_DMA_INTFL_CH3 ((uint32_t)(0x1UL << MXC_F_DMA_INTFL_CH3_POS)) |
INTFL_CH3 Mask
| #define MXC_F_DMA_INTFL_CH3_POS 3 |
INTFL_CH3 Position