![]() |
MAX32655 Peripheral Driver API
Peripheral Driver API for the MAX32655
|
Macros | |
#define | MXC_F_GPIO_DS0_GPIO_DS0_POS 0 |
#define | MXC_F_GPIO_DS0_GPIO_DS0 ((uint32_t)(0xFFFFFFFFUL << MXC_F_GPIO_DS0_GPIO_DS0_POS)) |
#define | MXC_V_GPIO_DS0_GPIO_DS0_LD ((uint32_t)0x0UL) |
#define | MXC_S_GPIO_DS0_GPIO_DS0_LD (MXC_V_GPIO_DS0_GPIO_DS0_LD << MXC_F_GPIO_DS0_GPIO_DS0_POS) |
#define | MXC_V_GPIO_DS0_GPIO_DS0_HD ((uint32_t)0x1UL) |
#define | MXC_S_GPIO_DS0_GPIO_DS0_HD (MXC_V_GPIO_DS0_GPIO_DS0_HD << MXC_F_GPIO_DS0_GPIO_DS0_POS) |
GPIO Drive Strength Register. Each bit in this register selects the drive strength for the associated GPIO pin in this port. Refer to the Datasheet for sink/source current of GPIO pins in each mode.
#define MXC_F_GPIO_DS0_GPIO_DS0 ((uint32_t)(0xFFFFFFFFUL << MXC_F_GPIO_DS0_GPIO_DS0_POS)) |
DS0_GPIO_DS0 Mask
#define MXC_F_GPIO_DS0_GPIO_DS0_POS 0 |
DS0_GPIO_DS0 Position
#define MXC_S_GPIO_DS0_GPIO_DS0_HD (MXC_V_GPIO_DS0_GPIO_DS0_HD << MXC_F_GPIO_DS0_GPIO_DS0_POS) |
DS0_GPIO_DS0_HD Setting
#define MXC_S_GPIO_DS0_GPIO_DS0_LD (MXC_V_GPIO_DS0_GPIO_DS0_LD << MXC_F_GPIO_DS0_GPIO_DS0_POS) |
DS0_GPIO_DS0_LD Setting
#define MXC_V_GPIO_DS0_GPIO_DS0_HD ((uint32_t)0x1UL) |
DS0_GPIO_DS0_HD Value
#define MXC_V_GPIO_DS0_GPIO_DS0_LD ((uint32_t)0x0UL) |
DS0_GPIO_DS0_LD Value