![]() |
MAX32665 Peripheral Driver API
Peripheral Driver API for the MAX32665
|
Macros | |
| #define | MXC_F_I2C_INT_EN1_RX_OVERFLOW_POS 0 |
| #define | MXC_F_I2C_INT_EN1_RX_OVERFLOW ((uint32_t)(0x1UL << MXC_F_I2C_INT_EN1_RX_OVERFLOW_POS)) |
| #define | MXC_F_I2C_INT_EN1_TX_UNDERFLOW_POS 1 |
| #define | MXC_F_I2C_INT_EN1_TX_UNDERFLOW ((uint32_t)(0x1UL << MXC_F_I2C_INT_EN1_TX_UNDERFLOW_POS)) |
| #define | MXC_F_I2C_INT_EN1_START_POS 2 |
| #define | MXC_F_I2C_INT_EN1_START ((uint32_t)(0x1UL << MXC_F_I2C_INT_EN1_START_POS)) |
Interrupt Staus Register 1.
| #define MXC_F_I2C_INT_EN1_RX_OVERFLOW ((uint32_t)(0x1UL << MXC_F_I2C_INT_EN1_RX_OVERFLOW_POS)) |
INT_EN1_RX_OVERFLOW Mask
| #define MXC_F_I2C_INT_EN1_RX_OVERFLOW_POS 0 |
INT_EN1_RX_OVERFLOW Position
| #define MXC_F_I2C_INT_EN1_START ((uint32_t)(0x1UL << MXC_F_I2C_INT_EN1_START_POS)) |
INT_EN1_START Mask
| #define MXC_F_I2C_INT_EN1_START_POS 2 |
INT_EN1_START Position
| #define MXC_F_I2C_INT_EN1_TX_UNDERFLOW ((uint32_t)(0x1UL << MXC_F_I2C_INT_EN1_TX_UNDERFLOW_POS)) |
INT_EN1_TX_UNDERFLOW Mask
| #define MXC_F_I2C_INT_EN1_TX_UNDERFLOW_POS 1 |
INT_EN1_TX_UNDERFLOW Position