![]() |
MAX32665 Peripheral Driver API
Peripheral Driver API for the MAX32665
|
Macros | |
| #define | MXC_F_I2C_RX_CTRL0_DNR_POS 0 |
| #define | MXC_F_I2C_RX_CTRL0_DNR ((uint32_t)(0x1UL << MXC_F_I2C_RX_CTRL0_DNR_POS)) |
| #define | MXC_F_I2C_RX_CTRL0_RX_FLUSH_POS 7 |
| #define | MXC_F_I2C_RX_CTRL0_RX_FLUSH ((uint32_t)(0x1UL << MXC_F_I2C_RX_CTRL0_RX_FLUSH_POS)) |
| #define | MXC_F_I2C_RX_CTRL0_RX_THRESH_POS 8 |
| #define | MXC_F_I2C_RX_CTRL0_RX_THRESH ((uint32_t)(0xFUL << MXC_F_I2C_RX_CTRL0_RX_THRESH_POS)) |
Receive Control Register 0.
| #define MXC_F_I2C_RX_CTRL0_DNR ((uint32_t)(0x1UL << MXC_F_I2C_RX_CTRL0_DNR_POS)) |
RX_CTRL0_DNR Mask
| #define MXC_F_I2C_RX_CTRL0_DNR_POS 0 |
RX_CTRL0_DNR Position
| #define MXC_F_I2C_RX_CTRL0_RX_FLUSH ((uint32_t)(0x1UL << MXC_F_I2C_RX_CTRL0_RX_FLUSH_POS)) |
RX_CTRL0_RX_FLUSH Mask
| #define MXC_F_I2C_RX_CTRL0_RX_FLUSH_POS 7 |
RX_CTRL0_RX_FLUSH Position
| #define MXC_F_I2C_RX_CTRL0_RX_THRESH ((uint32_t)(0xFUL << MXC_F_I2C_RX_CTRL0_RX_THRESH_POS)) |
RX_CTRL0_RX_THRESH Mask
| #define MXC_F_I2C_RX_CTRL0_RX_THRESH_POS 8 |
RX_CTRL0_RX_THRESH Position