![]() |
MAX32672 Peripheral Driver API
Peripheral Driver API for the MAX32672
|
Interrupt Enable Register.
#define MXC_F_ADC_INTEN_ABORT ((uint32_t)(0x1UL << MXC_F_ADC_INTEN_ABORT_POS)) |
INTEN_ABORT Mask
#define MXC_F_ADC_INTEN_ABORT_POS 2 |
INTEN_ABORT Position
#define MXC_F_ADC_INTEN_CLIPPED ((uint32_t)(0x1UL << MXC_F_ADC_INTEN_CLIPPED_POS)) |
INTEN_CLIPPED Mask
#define MXC_F_ADC_INTEN_CLIPPED_POS 7 |
INTEN_CLIPPED Position
#define MXC_F_ADC_INTEN_CONV_DONE ((uint32_t)(0x1UL << MXC_F_ADC_INTEN_CONV_DONE_POS)) |
INTEN_CONV_DONE Mask
#define MXC_F_ADC_INTEN_CONV_DONE_POS 6 |
INTEN_CONV_DONE Position
#define MXC_F_ADC_INTEN_FIFO_LVL ((uint32_t)(0x1UL << MXC_F_ADC_INTEN_FIFO_LVL_POS)) |
INTEN_FIFO_LVL Mask
#define MXC_F_ADC_INTEN_FIFO_LVL_POS 8 |
INTEN_FIFO_LVL Position
#define MXC_F_ADC_INTEN_FIFO_OFL ((uint32_t)(0x1UL << MXC_F_ADC_INTEN_FIFO_OFL_POS)) |
INTEN_FIFO_OFL Mask
#define MXC_F_ADC_INTEN_FIFO_OFL_POS 10 |
INTEN_FIFO_OFL Position
#define MXC_F_ADC_INTEN_FIFO_UFL ((uint32_t)(0x1UL << MXC_F_ADC_INTEN_FIFO_UFL_POS)) |
INTEN_FIFO_UFL Mask
#define MXC_F_ADC_INTEN_FIFO_UFL_POS 9 |
INTEN_FIFO_UFL Position
#define MXC_F_ADC_INTEN_READY ((uint32_t)(0x1UL << MXC_F_ADC_INTEN_READY_POS)) |
INTEN_READY Mask
#define MXC_F_ADC_INTEN_READY_POS 0 |
INTEN_READY Position
#define MXC_F_ADC_INTEN_SEQ_DONE ((uint32_t)(0x1UL << MXC_F_ADC_INTEN_SEQ_DONE_POS)) |
INTEN_SEQ_DONE Mask
#define MXC_F_ADC_INTEN_SEQ_DONE_POS 5 |
INTEN_SEQ_DONE Position
#define MXC_F_ADC_INTEN_SEQ_STARTED ((uint32_t)(0x1UL << MXC_F_ADC_INTEN_SEQ_STARTED_POS)) |
INTEN_SEQ_STARTED Mask
#define MXC_F_ADC_INTEN_SEQ_STARTED_POS 4 |
INTEN_SEQ_STARTED Position
#define MXC_F_ADC_INTEN_START_DET ((uint32_t)(0x1UL << MXC_F_ADC_INTEN_START_DET_POS)) |
INTEN_START_DET Mask
#define MXC_F_ADC_INTEN_START_DET_POS 3 |
INTEN_START_DET Position