![]() |
MAX32680 Peripheral Driver API
Peripheral Driver API for the MAX32680
|
Macros | |
#define | MXC_F_PTG_INTEN_PT0_POS 0 |
#define | MXC_F_PTG_INTEN_PT0 ((uint32_t)(0x1UL << MXC_F_PTG_INTEN_PT0_POS)) |
#define | MXC_F_PTG_INTEN_PT1_POS 1 |
#define | MXC_F_PTG_INTEN_PT1 ((uint32_t)(0x1UL << MXC_F_PTG_INTEN_PT1_POS)) |
#define | MXC_F_PTG_INTEN_PT2_POS 2 |
#define | MXC_F_PTG_INTEN_PT2 ((uint32_t)(0x1UL << MXC_F_PTG_INTEN_PT2_POS)) |
#define | MXC_F_PTG_INTEN_PT3_POS 3 |
#define | MXC_F_PTG_INTEN_PT3 ((uint32_t)(0x1UL << MXC_F_PTG_INTEN_PT3_POS)) |
Pulse Train Interrupt Enable/Disable.
#define MXC_F_PTG_INTEN_PT0 ((uint32_t)(0x1UL << MXC_F_PTG_INTEN_PT0_POS)) |
INTEN_PT0 Mask
#define MXC_F_PTG_INTEN_PT0_POS 0 |
INTEN_PT0 Position
#define MXC_F_PTG_INTEN_PT1 ((uint32_t)(0x1UL << MXC_F_PTG_INTEN_PT1_POS)) |
INTEN_PT1 Mask
#define MXC_F_PTG_INTEN_PT1_POS 1 |
INTEN_PT1 Position
#define MXC_F_PTG_INTEN_PT2 ((uint32_t)(0x1UL << MXC_F_PTG_INTEN_PT2_POS)) |
INTEN_PT2 Mask
#define MXC_F_PTG_INTEN_PT2_POS 2 |
INTEN_PT2 Position
#define MXC_F_PTG_INTEN_PT3 ((uint32_t)(0x1UL << MXC_F_PTG_INTEN_PT3_POS)) |
INTEN_PT3 Mask
#define MXC_F_PTG_INTEN_PT3_POS 3 |
INTEN_PT3 Position