![]() |
MAX78002 Peripheral Driver API
Peripheral Driver API for the MAX78002
|
Macros | |
#define | MXC_R_FLC_ADDR ((uint32_t)0x00000000UL) |
#define | MXC_R_FLC_CLKDIV ((uint32_t)0x00000004UL) |
#define | MXC_R_FLC_CTRL ((uint32_t)0x00000008UL) |
#define | MXC_R_FLC_INTR ((uint32_t)0x00000024UL) |
#define | MXC_R_FLC_DATA ((uint32_t)0x00000030UL) |
#define | MXC_R_FLC_ACTRL ((uint32_t)0x00000040UL) |
#define | MXC_R_FLC_WELR0 ((uint32_t)0x00000080UL) |
#define | MXC_R_FLC_RLR0 ((uint32_t)0x00000084UL) |
#define | MXC_R_FLC_WELR1 ((uint32_t)0x00000088UL) |
#define | MXC_R_FLC_RLR1 ((uint32_t)0x0000008CUL) |
#define | MXC_R_FLC_WELR2 ((uint32_t)0x00000090UL) |
#define | MXC_R_FLC_RLR2 ((uint32_t)0x00000094UL) |
#define | MXC_R_FLC_WELR3 ((uint32_t)0x00000098UL) |
#define | MXC_R_FLC_RLR3 ((uint32_t)0x0000009CUL) |
#define | MXC_R_FLC_WELR4 ((uint32_t)0x000000A0UL) |
#define | MXC_R_FLC_RLR4 ((uint32_t)0x000000A4UL) |
FLC Peripheral Register Offsets from the FLC Base Peripheral Address.
#define MXC_R_FLC_ACTRL ((uint32_t)0x00000040UL) |
Offset from FLC Base Address: 0x0040
#define MXC_R_FLC_ADDR ((uint32_t)0x00000000UL) |
Offset from FLC Base Address: 0x0000
#define MXC_R_FLC_CLKDIV ((uint32_t)0x00000004UL) |
Offset from FLC Base Address: 0x0004
#define MXC_R_FLC_CTRL ((uint32_t)0x00000008UL) |
Offset from FLC Base Address: 0x0008
#define MXC_R_FLC_DATA ((uint32_t)0x00000030UL) |
Offset from FLC Base Address: 0x0030
#define MXC_R_FLC_INTR ((uint32_t)0x00000024UL) |
Offset from FLC Base Address: 0x0024
#define MXC_R_FLC_RLR0 ((uint32_t)0x00000084UL) |
Offset from FLC Base Address: 0x0084
#define MXC_R_FLC_RLR1 ((uint32_t)0x0000008CUL) |
Offset from FLC Base Address: 0x008C
#define MXC_R_FLC_RLR2 ((uint32_t)0x00000094UL) |
Offset from FLC Base Address: 0x0094
#define MXC_R_FLC_RLR3 ((uint32_t)0x0000009CUL) |
Offset from FLC Base Address: 0x009C
#define MXC_R_FLC_RLR4 ((uint32_t)0x000000A4UL) |
Offset from FLC Base Address: 0x00A4
#define MXC_R_FLC_WELR0 ((uint32_t)0x00000080UL) |
Offset from FLC Base Address: 0x0080
#define MXC_R_FLC_WELR1 ((uint32_t)0x00000088UL) |
Offset from FLC Base Address: 0x0088
#define MXC_R_FLC_WELR2 ((uint32_t)0x00000090UL) |
Offset from FLC Base Address: 0x0090
#define MXC_R_FLC_WELR3 ((uint32_t)0x00000098UL) |
Offset from FLC Base Address: 0x0098
#define MXC_R_FLC_WELR4 ((uint32_t)0x000000A0UL) |
Offset from FLC Base Address: 0x00A0