![]() |
MAX32650 Peripheral Driver API
Peripheral Driver API for the MAX32650
|
Macros | |
| #define | MXC_R_GCR_SCON ((uint32_t)0x00000000UL) |
| #define | MXC_R_GCR_RST0 ((uint32_t)0x00000004UL) |
| #define | MXC_R_GCR_CLK_CTRL ((uint32_t)0x00000008UL) |
| #define | MXC_R_GCR_PMR ((uint32_t)0x0000000CUL) |
| #define | MXC_R_GCR_PCLK_DIV ((uint32_t)0x00000018UL) |
| #define | MXC_R_GCR_PCLK_DIS0 ((uint32_t)0x00000024UL) |
| #define | MXC_R_GCR_MEM_CLK ((uint32_t)0x00000028UL) |
| #define | MXC_R_GCR_MEM_ZERO ((uint32_t)0x0000002CUL) |
| #define | MXC_R_GCR_SYS_STAT ((uint32_t)0x00000040UL) |
| #define | MXC_R_GCR_RST1 ((uint32_t)0x00000044UL) |
| #define | MXC_R_GCR_PCLK_DIS1 ((uint32_t)0x00000048UL) |
| #define | MXC_R_GCR_EVENT_EN ((uint32_t)0x0000004CUL) |
| #define | MXC_R_GCR_REV ((uint32_t)0x00000050UL) |
| #define | MXC_R_GCR_SYS_STAT_IE ((uint32_t)0x00000054UL) |
GCR Peripheral Register Offsets from the GCR Base Peripheral Address.
| #define MXC_R_GCR_CLK_CTRL ((uint32_t)0x00000008UL) |
Offset from GCR Base Address: 0x0008
| #define MXC_R_GCR_EVENT_EN ((uint32_t)0x0000004CUL) |
Offset from GCR Base Address: 0x004C
| #define MXC_R_GCR_MEM_CLK ((uint32_t)0x00000028UL) |
Offset from GCR Base Address: 0x0028
| #define MXC_R_GCR_MEM_ZERO ((uint32_t)0x0000002CUL) |
Offset from GCR Base Address: 0x002C
| #define MXC_R_GCR_PCLK_DIS0 ((uint32_t)0x00000024UL) |
Offset from GCR Base Address: 0x0024
| #define MXC_R_GCR_PCLK_DIS1 ((uint32_t)0x00000048UL) |
Offset from GCR Base Address: 0x0048
| #define MXC_R_GCR_PCLK_DIV ((uint32_t)0x00000018UL) |
Offset from GCR Base Address: 0x0018
| #define MXC_R_GCR_PMR ((uint32_t)0x0000000CUL) |
Offset from GCR Base Address: 0x000C
| #define MXC_R_GCR_REV ((uint32_t)0x00000050UL) |
Offset from GCR Base Address: 0x0050
| #define MXC_R_GCR_RST0 ((uint32_t)0x00000004UL) |
Offset from GCR Base Address: 0x0004
| #define MXC_R_GCR_RST1 ((uint32_t)0x00000044UL) |
Offset from GCR Base Address: 0x0044
| #define MXC_R_GCR_SCON ((uint32_t)0x00000000UL) |
Offset from GCR Base Address: 0x0000
| #define MXC_R_GCR_SYS_STAT ((uint32_t)0x00000040UL) |
Offset from GCR Base Address: 0x0040
| #define MXC_R_GCR_SYS_STAT_IE ((uint32_t)0x00000054UL) |
Offset from GCR Base Address: 0x0054