28#ifndef LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32655_INCLUDE_GCR_REGS_H_
29#define LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32655_INCLUDE_GCR_REGS_H_
38#if defined (__ICCARM__)
39 #pragma system_include
53#define __I volatile const
59#define __R volatile const
81 __R uint32_t rsv_0x10_0x17[2];
83 __R uint32_t rsv_0x1c_0x23[2];
87 __R uint32_t rsv_0x30_0x3f[4];
94 __R uint32_t rsv_0x58_0x63[3];
101 __R uint32_t rsv_0x7c;
112#define MXC_R_GCR_SYSCTRL ((uint32_t)0x00000000UL)
113#define MXC_R_GCR_RST0 ((uint32_t)0x00000004UL)
114#define MXC_R_GCR_CLKCTRL ((uint32_t)0x00000008UL)
115#define MXC_R_GCR_PM ((uint32_t)0x0000000CUL)
116#define MXC_R_GCR_PCLKDIV ((uint32_t)0x00000018UL)
117#define MXC_R_GCR_PCLKDIS0 ((uint32_t)0x00000024UL)
118#define MXC_R_GCR_MEMCTRL ((uint32_t)0x00000028UL)
119#define MXC_R_GCR_MEMZ ((uint32_t)0x0000002CUL)
120#define MXC_R_GCR_SYSST ((uint32_t)0x00000040UL)
121#define MXC_R_GCR_RST1 ((uint32_t)0x00000044UL)
122#define MXC_R_GCR_PCLKDIS1 ((uint32_t)0x00000048UL)
123#define MXC_R_GCR_EVENTEN ((uint32_t)0x0000004CUL)
124#define MXC_R_GCR_REVISION ((uint32_t)0x00000050UL)
125#define MXC_R_GCR_SYSIE ((uint32_t)0x00000054UL)
126#define MXC_R_GCR_ECCERR ((uint32_t)0x00000064UL)
127#define MXC_R_GCR_ECCCED ((uint32_t)0x00000068UL)
128#define MXC_R_GCR_ECCIE ((uint32_t)0x0000006CUL)
129#define MXC_R_GCR_ECCADDR ((uint32_t)0x00000070UL)
130#define MXC_R_GCR_BTLELDOCTRL ((uint32_t)0x00000074UL)
131#define MXC_R_GCR_BTLELDODLY ((uint32_t)0x00000078UL)
132#define MXC_R_GCR_GPR ((uint32_t)0x00000080UL)
141#define MXC_F_GCR_SYSCTRL_BSTAPEN_POS 1
142#define MXC_F_GCR_SYSCTRL_BSTAPEN ((uint32_t)(0x1UL << MXC_F_GCR_SYSCTRL_BSTAPEN_POS))
144#define MXC_F_GCR_SYSCTRL_FLASH_PAGE_FLIP_POS 4
145#define MXC_F_GCR_SYSCTRL_FLASH_PAGE_FLIP ((uint32_t)(0x1UL << MXC_F_GCR_SYSCTRL_FLASH_PAGE_FLIP_POS))
147#define MXC_F_GCR_SYSCTRL_ICC0_FLUSH_POS 6
148#define MXC_F_GCR_SYSCTRL_ICC0_FLUSH ((uint32_t)(0x1UL << MXC_F_GCR_SYSCTRL_ICC0_FLUSH_POS))
150#define MXC_F_GCR_SYSCTRL_ROMDONE_POS 12
151#define MXC_F_GCR_SYSCTRL_ROMDONE ((uint32_t)(0x1UL << MXC_F_GCR_SYSCTRL_ROMDONE_POS))
153#define MXC_F_GCR_SYSCTRL_CCHK_POS 13
154#define MXC_F_GCR_SYSCTRL_CCHK ((uint32_t)(0x1UL << MXC_F_GCR_SYSCTRL_CCHK_POS))
156#define MXC_F_GCR_SYSCTRL_SWD_DIS_POS 14
157#define MXC_F_GCR_SYSCTRL_SWD_DIS ((uint32_t)(0x1UL << MXC_F_GCR_SYSCTRL_SWD_DIS_POS))
159#define MXC_F_GCR_SYSCTRL_CHKRES_POS 15
160#define MXC_F_GCR_SYSCTRL_CHKRES ((uint32_t)(0x1UL << MXC_F_GCR_SYSCTRL_CHKRES_POS))
162#define MXC_F_GCR_SYSCTRL_OVR_POS 16
163#define MXC_F_GCR_SYSCTRL_OVR ((uint32_t)(0x3UL << MXC_F_GCR_SYSCTRL_OVR_POS))
173#define MXC_F_GCR_RST0_DMA_POS 0
174#define MXC_F_GCR_RST0_DMA ((uint32_t)(0x1UL << MXC_F_GCR_RST0_DMA_POS))
176#define MXC_F_GCR_RST0_WDT0_POS 1
177#define MXC_F_GCR_RST0_WDT0 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_WDT0_POS))
179#define MXC_F_GCR_RST0_GPIO0_POS 2
180#define MXC_F_GCR_RST0_GPIO0 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_GPIO0_POS))
182#define MXC_F_GCR_RST0_GPIO1_POS 3
183#define MXC_F_GCR_RST0_GPIO1 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_GPIO1_POS))
185#define MXC_F_GCR_RST0_TMR0_POS 5
186#define MXC_F_GCR_RST0_TMR0 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_TMR0_POS))
188#define MXC_F_GCR_RST0_TMR1_POS 6
189#define MXC_F_GCR_RST0_TMR1 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_TMR1_POS))
191#define MXC_F_GCR_RST0_TMR2_POS 7
192#define MXC_F_GCR_RST0_TMR2 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_TMR2_POS))
194#define MXC_F_GCR_RST0_TMR3_POS 8
195#define MXC_F_GCR_RST0_TMR3 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_TMR3_POS))
197#define MXC_F_GCR_RST0_UART0_POS 11
198#define MXC_F_GCR_RST0_UART0 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_UART0_POS))
200#define MXC_F_GCR_RST0_UART1_POS 12
201#define MXC_F_GCR_RST0_UART1 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_UART1_POS))
203#define MXC_F_GCR_RST0_SPI1_POS 13
204#define MXC_F_GCR_RST0_SPI1 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_SPI1_POS))
206#define MXC_F_GCR_RST0_I2C0_POS 16
207#define MXC_F_GCR_RST0_I2C0 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_I2C0_POS))
209#define MXC_F_GCR_RST0_RTC_POS 17
210#define MXC_F_GCR_RST0_RTC ((uint32_t)(0x1UL << MXC_F_GCR_RST0_RTC_POS))
212#define MXC_F_GCR_RST0_SMPHR_POS 22
213#define MXC_F_GCR_RST0_SMPHR ((uint32_t)(0x1UL << MXC_F_GCR_RST0_SMPHR_POS))
215#define MXC_F_GCR_RST0_TRNG_POS 24
216#define MXC_F_GCR_RST0_TRNG ((uint32_t)(0x1UL << MXC_F_GCR_RST0_TRNG_POS))
218#define MXC_F_GCR_RST0_CNN_POS 25
219#define MXC_F_GCR_RST0_CNN ((uint32_t)(0x1UL << MXC_F_GCR_RST0_CNN_POS))
221#define MXC_F_GCR_RST0_ADC_POS 26
222#define MXC_F_GCR_RST0_ADC ((uint32_t)(0x1UL << MXC_F_GCR_RST0_ADC_POS))
224#define MXC_F_GCR_RST0_UART2_POS 28
225#define MXC_F_GCR_RST0_UART2 ((uint32_t)(0x1UL << MXC_F_GCR_RST0_UART2_POS))
227#define MXC_F_GCR_RST0_SOFT_POS 29
228#define MXC_F_GCR_RST0_SOFT ((uint32_t)(0x1UL << MXC_F_GCR_RST0_SOFT_POS))
230#define MXC_F_GCR_RST0_PERIPH_POS 30
231#define MXC_F_GCR_RST0_PERIPH ((uint32_t)(0x1UL << MXC_F_GCR_RST0_PERIPH_POS))
233#define MXC_F_GCR_RST0_SYS_POS 31
234#define MXC_F_GCR_RST0_SYS ((uint32_t)(0x1UL << MXC_F_GCR_RST0_SYS_POS))
244#define MXC_F_GCR_CLKCTRL_SYSCLK_DIV_POS 6
245#define MXC_F_GCR_CLKCTRL_SYSCLK_DIV ((uint32_t)(0x7UL << MXC_F_GCR_CLKCTRL_SYSCLK_DIV_POS))
246#define MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV1 ((uint32_t)0x0UL)
247#define MXC_S_GCR_CLKCTRL_SYSCLK_DIV_DIV1 (MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV1 << MXC_F_GCR_CLKCTRL_SYSCLK_DIV_POS)
248#define MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV2 ((uint32_t)0x1UL)
249#define MXC_S_GCR_CLKCTRL_SYSCLK_DIV_DIV2 (MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV2 << MXC_F_GCR_CLKCTRL_SYSCLK_DIV_POS)
250#define MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV4 ((uint32_t)0x2UL)
251#define MXC_S_GCR_CLKCTRL_SYSCLK_DIV_DIV4 (MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV4 << MXC_F_GCR_CLKCTRL_SYSCLK_DIV_POS)
252#define MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV8 ((uint32_t)0x3UL)
253#define MXC_S_GCR_CLKCTRL_SYSCLK_DIV_DIV8 (MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV8 << MXC_F_GCR_CLKCTRL_SYSCLK_DIV_POS)
254#define MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV16 ((uint32_t)0x4UL)
255#define MXC_S_GCR_CLKCTRL_SYSCLK_DIV_DIV16 (MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV16 << MXC_F_GCR_CLKCTRL_SYSCLK_DIV_POS)
256#define MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV32 ((uint32_t)0x5UL)
257#define MXC_S_GCR_CLKCTRL_SYSCLK_DIV_DIV32 (MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV32 << MXC_F_GCR_CLKCTRL_SYSCLK_DIV_POS)
258#define MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV64 ((uint32_t)0x6UL)
259#define MXC_S_GCR_CLKCTRL_SYSCLK_DIV_DIV64 (MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV64 << MXC_F_GCR_CLKCTRL_SYSCLK_DIV_POS)
260#define MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV128 ((uint32_t)0x7UL)
261#define MXC_S_GCR_CLKCTRL_SYSCLK_DIV_DIV128 (MXC_V_GCR_CLKCTRL_SYSCLK_DIV_DIV128 << MXC_F_GCR_CLKCTRL_SYSCLK_DIV_POS)
263#define MXC_F_GCR_CLKCTRL_SYSCLK_SEL_POS 9
264#define MXC_F_GCR_CLKCTRL_SYSCLK_SEL ((uint32_t)(0x7UL << MXC_F_GCR_CLKCTRL_SYSCLK_SEL_POS))
265#define MXC_V_GCR_CLKCTRL_SYSCLK_SEL_ISO ((uint32_t)0x0UL)
266#define MXC_S_GCR_CLKCTRL_SYSCLK_SEL_ISO (MXC_V_GCR_CLKCTRL_SYSCLK_SEL_ISO << MXC_F_GCR_CLKCTRL_SYSCLK_SEL_POS)
267#define MXC_V_GCR_CLKCTRL_SYSCLK_SEL_ERFO ((uint32_t)0x2UL)
268#define MXC_S_GCR_CLKCTRL_SYSCLK_SEL_ERFO (MXC_V_GCR_CLKCTRL_SYSCLK_SEL_ERFO << MXC_F_GCR_CLKCTRL_SYSCLK_SEL_POS)
269#define MXC_V_GCR_CLKCTRL_SYSCLK_SEL_INRO ((uint32_t)0x3UL)
270#define MXC_S_GCR_CLKCTRL_SYSCLK_SEL_INRO (MXC_V_GCR_CLKCTRL_SYSCLK_SEL_INRO << MXC_F_GCR_CLKCTRL_SYSCLK_SEL_POS)
271#define MXC_V_GCR_CLKCTRL_SYSCLK_SEL_IPO ((uint32_t)0x4UL)
272#define MXC_S_GCR_CLKCTRL_SYSCLK_SEL_IPO (MXC_V_GCR_CLKCTRL_SYSCLK_SEL_IPO << MXC_F_GCR_CLKCTRL_SYSCLK_SEL_POS)
273#define MXC_V_GCR_CLKCTRL_SYSCLK_SEL_IBRO ((uint32_t)0x5UL)
274#define MXC_S_GCR_CLKCTRL_SYSCLK_SEL_IBRO (MXC_V_GCR_CLKCTRL_SYSCLK_SEL_IBRO << MXC_F_GCR_CLKCTRL_SYSCLK_SEL_POS)
275#define MXC_V_GCR_CLKCTRL_SYSCLK_SEL_ERTCO ((uint32_t)0x6UL)
276#define MXC_S_GCR_CLKCTRL_SYSCLK_SEL_ERTCO (MXC_V_GCR_CLKCTRL_SYSCLK_SEL_ERTCO << MXC_F_GCR_CLKCTRL_SYSCLK_SEL_POS)
277#define MXC_V_GCR_CLKCTRL_SYSCLK_SEL_EXTCLK ((uint32_t)0x7UL)
278#define MXC_S_GCR_CLKCTRL_SYSCLK_SEL_EXTCLK (MXC_V_GCR_CLKCTRL_SYSCLK_SEL_EXTCLK << MXC_F_GCR_CLKCTRL_SYSCLK_SEL_POS)
280#define MXC_F_GCR_CLKCTRL_SYSCLK_RDY_POS 13
281#define MXC_F_GCR_CLKCTRL_SYSCLK_RDY ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_SYSCLK_RDY_POS))
283#define MXC_F_GCR_CLKCTRL_ERFO_EN_POS 16
284#define MXC_F_GCR_CLKCTRL_ERFO_EN ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_ERFO_EN_POS))
286#define MXC_F_GCR_CLKCTRL_ERTCO_EN_POS 17
287#define MXC_F_GCR_CLKCTRL_ERTCO_EN ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_ERTCO_EN_POS))
289#define MXC_F_GCR_CLKCTRL_ISO_EN_POS 18
290#define MXC_F_GCR_CLKCTRL_ISO_EN ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_ISO_EN_POS))
292#define MXC_F_GCR_CLKCTRL_IPO_EN_POS 19
293#define MXC_F_GCR_CLKCTRL_IPO_EN ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_IPO_EN_POS))
295#define MXC_F_GCR_CLKCTRL_IBRO_EN_POS 20
296#define MXC_F_GCR_CLKCTRL_IBRO_EN ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_IBRO_EN_POS))
298#define MXC_F_GCR_CLKCTRL_IBRO_VS_POS 21
299#define MXC_F_GCR_CLKCTRL_IBRO_VS ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_IBRO_VS_POS))
301#define MXC_F_GCR_CLKCTRL_ERFO_RDY_POS 24
302#define MXC_F_GCR_CLKCTRL_ERFO_RDY ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_ERFO_RDY_POS))
304#define MXC_F_GCR_CLKCTRL_ERTCO_RDY_POS 25
305#define MXC_F_GCR_CLKCTRL_ERTCO_RDY ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_ERTCO_RDY_POS))
307#define MXC_F_GCR_CLKCTRL_ISO_RDY_POS 26
308#define MXC_F_GCR_CLKCTRL_ISO_RDY ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_ISO_RDY_POS))
310#define MXC_F_GCR_CLKCTRL_IPO_RDY_POS 27
311#define MXC_F_GCR_CLKCTRL_IPO_RDY ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_IPO_RDY_POS))
313#define MXC_F_GCR_CLKCTRL_IBRO_RDY_POS 28
314#define MXC_F_GCR_CLKCTRL_IBRO_RDY ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_IBRO_RDY_POS))
316#define MXC_F_GCR_CLKCTRL_INRO_RDY_POS 29
317#define MXC_F_GCR_CLKCTRL_INRO_RDY ((uint32_t)(0x1UL << MXC_F_GCR_CLKCTRL_INRO_RDY_POS))
327#define MXC_F_GCR_PM_MODE_POS 0
328#define MXC_F_GCR_PM_MODE ((uint32_t)(0xFUL << MXC_F_GCR_PM_MODE_POS))
329#define MXC_V_GCR_PM_MODE_ACTIVE ((uint32_t)0x0UL)
330#define MXC_S_GCR_PM_MODE_ACTIVE (MXC_V_GCR_PM_MODE_ACTIVE << MXC_F_GCR_PM_MODE_POS)
331#define MXC_V_GCR_PM_MODE_SLEEP ((uint32_t)0x1UL)
332#define MXC_S_GCR_PM_MODE_SLEEP (MXC_V_GCR_PM_MODE_SLEEP << MXC_F_GCR_PM_MODE_POS)
333#define MXC_V_GCR_PM_MODE_STANDBY ((uint32_t)0x2UL)
334#define MXC_S_GCR_PM_MODE_STANDBY (MXC_V_GCR_PM_MODE_STANDBY << MXC_F_GCR_PM_MODE_POS)
335#define MXC_V_GCR_PM_MODE_BACKUP ((uint32_t)0x4UL)
336#define MXC_S_GCR_PM_MODE_BACKUP (MXC_V_GCR_PM_MODE_BACKUP << MXC_F_GCR_PM_MODE_POS)
337#define MXC_V_GCR_PM_MODE_LPM ((uint32_t)0x8UL)
338#define MXC_S_GCR_PM_MODE_LPM (MXC_V_GCR_PM_MODE_LPM << MXC_F_GCR_PM_MODE_POS)
339#define MXC_V_GCR_PM_MODE_UPM ((uint32_t)0x9UL)
340#define MXC_S_GCR_PM_MODE_UPM (MXC_V_GCR_PM_MODE_UPM << MXC_F_GCR_PM_MODE_POS)
341#define MXC_V_GCR_PM_MODE_POWERDOWN ((uint32_t)0xAUL)
342#define MXC_S_GCR_PM_MODE_POWERDOWN (MXC_V_GCR_PM_MODE_POWERDOWN << MXC_F_GCR_PM_MODE_POS)
344#define MXC_F_GCR_PM_GPIO_WE_POS 4
345#define MXC_F_GCR_PM_GPIO_WE ((uint32_t)(0x1UL << MXC_F_GCR_PM_GPIO_WE_POS))
347#define MXC_F_GCR_PM_RTC_WE_POS 5
348#define MXC_F_GCR_PM_RTC_WE ((uint32_t)(0x1UL << MXC_F_GCR_PM_RTC_WE_POS))
350#define MXC_F_GCR_PM_WUT_WE_POS 7
351#define MXC_F_GCR_PM_WUT_WE ((uint32_t)(0x1UL << MXC_F_GCR_PM_WUT_WE_POS))
353#define MXC_F_GCR_PM_AINCOMP_WE_POS 9
354#define MXC_F_GCR_PM_AINCOMP_WE ((uint32_t)(0x1UL << MXC_F_GCR_PM_AINCOMP_WE_POS))
356#define MXC_F_GCR_PM_ISO_PD_POS 15
357#define MXC_F_GCR_PM_ISO_PD ((uint32_t)(0x1UL << MXC_F_GCR_PM_ISO_PD_POS))
359#define MXC_F_GCR_PM_IPO_PD_POS 16
360#define MXC_F_GCR_PM_IPO_PD ((uint32_t)(0x1UL << MXC_F_GCR_PM_IPO_PD_POS))
362#define MXC_F_GCR_PM_IBRO_PD_POS 17
363#define MXC_F_GCR_PM_IBRO_PD ((uint32_t)(0x1UL << MXC_F_GCR_PM_IBRO_PD_POS))
365#define MXC_F_GCR_PM_ERFO_BP_POS 20
366#define MXC_F_GCR_PM_ERFO_BP ((uint32_t)(0x1UL << MXC_F_GCR_PM_ERFO_BP_POS))
376#define MXC_F_GCR_PCLKDIV_ADCFRQ_POS 10
377#define MXC_F_GCR_PCLKDIV_ADCFRQ ((uint32_t)(0xFUL << MXC_F_GCR_PCLKDIV_ADCFRQ_POS))
379#define MXC_F_GCR_PCLKDIV_CNNCLKDIV_POS 14
380#define MXC_F_GCR_PCLKDIV_CNNCLKDIV ((uint32_t)(0x7UL << MXC_F_GCR_PCLKDIV_CNNCLKDIV_POS))
381#define MXC_V_GCR_PCLKDIV_CNNCLKDIV_DIV2 ((uint32_t)0x0UL)
382#define MXC_S_GCR_PCLKDIV_CNNCLKDIV_DIV2 (MXC_V_GCR_PCLKDIV_CNNCLKDIV_DIV2 << MXC_F_GCR_PCLKDIV_CNNCLKDIV_POS)
383#define MXC_V_GCR_PCLKDIV_CNNCLKDIV_DIV4 ((uint32_t)0x1UL)
384#define MXC_S_GCR_PCLKDIV_CNNCLKDIV_DIV4 (MXC_V_GCR_PCLKDIV_CNNCLKDIV_DIV4 << MXC_F_GCR_PCLKDIV_CNNCLKDIV_POS)
385#define MXC_V_GCR_PCLKDIV_CNNCLKDIV_DIV8 ((uint32_t)0x2UL)
386#define MXC_S_GCR_PCLKDIV_CNNCLKDIV_DIV8 (MXC_V_GCR_PCLKDIV_CNNCLKDIV_DIV8 << MXC_F_GCR_PCLKDIV_CNNCLKDIV_POS)
387#define MXC_V_GCR_PCLKDIV_CNNCLKDIV_DIV16 ((uint32_t)0x3UL)
388#define MXC_S_GCR_PCLKDIV_CNNCLKDIV_DIV16 (MXC_V_GCR_PCLKDIV_CNNCLKDIV_DIV16 << MXC_F_GCR_PCLKDIV_CNNCLKDIV_POS)
389#define MXC_V_GCR_PCLKDIV_CNNCLKDIV_DIV1 ((uint32_t)0x4UL)
390#define MXC_S_GCR_PCLKDIV_CNNCLKDIV_DIV1 (MXC_V_GCR_PCLKDIV_CNNCLKDIV_DIV1 << MXC_F_GCR_PCLKDIV_CNNCLKDIV_POS)
392#define MXC_F_GCR_PCLKDIV_CNNCLKSEL_POS 17
393#define MXC_F_GCR_PCLKDIV_CNNCLKSEL ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIV_CNNCLKSEL_POS))
403#define MXC_F_GCR_PCLKDIS0_GPIO0_POS 0
404#define MXC_F_GCR_PCLKDIS0_GPIO0 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_GPIO0_POS))
406#define MXC_F_GCR_PCLKDIS0_GPIO1_POS 1
407#define MXC_F_GCR_PCLKDIS0_GPIO1 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_GPIO1_POS))
409#define MXC_F_GCR_PCLKDIS0_DMA_POS 5
410#define MXC_F_GCR_PCLKDIS0_DMA ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_DMA_POS))
412#define MXC_F_GCR_PCLKDIS0_SPI1_POS 6
413#define MXC_F_GCR_PCLKDIS0_SPI1 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_SPI1_POS))
415#define MXC_F_GCR_PCLKDIS0_UART0_POS 9
416#define MXC_F_GCR_PCLKDIS0_UART0 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_UART0_POS))
418#define MXC_F_GCR_PCLKDIS0_UART1_POS 10
419#define MXC_F_GCR_PCLKDIS0_UART1 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_UART1_POS))
421#define MXC_F_GCR_PCLKDIS0_I2C0_POS 13
422#define MXC_F_GCR_PCLKDIS0_I2C0 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_I2C0_POS))
424#define MXC_F_GCR_PCLKDIS0_TMR0_POS 15
425#define MXC_F_GCR_PCLKDIS0_TMR0 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_TMR0_POS))
427#define MXC_F_GCR_PCLKDIS0_TMR1_POS 16
428#define MXC_F_GCR_PCLKDIS0_TMR1 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_TMR1_POS))
430#define MXC_F_GCR_PCLKDIS0_TMR2_POS 17
431#define MXC_F_GCR_PCLKDIS0_TMR2 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_TMR2_POS))
433#define MXC_F_GCR_PCLKDIS0_TMR3_POS 18
434#define MXC_F_GCR_PCLKDIS0_TMR3 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_TMR3_POS))
436#define MXC_F_GCR_PCLKDIS0_ADC_POS 23
437#define MXC_F_GCR_PCLKDIS0_ADC ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_ADC_POS))
439#define MXC_F_GCR_PCLKDIS0_CNN_POS 25
440#define MXC_F_GCR_PCLKDIS0_CNN ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_CNN_POS))
442#define MXC_F_GCR_PCLKDIS0_I2C1_POS 28
443#define MXC_F_GCR_PCLKDIS0_I2C1 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_I2C1_POS))
445#define MXC_F_GCR_PCLKDIS0_PT_POS 29
446#define MXC_F_GCR_PCLKDIS0_PT ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS0_PT_POS))
456#define MXC_F_GCR_MEMCTRL_FWS_POS 0
457#define MXC_F_GCR_MEMCTRL_FWS ((uint32_t)(0x7UL << MXC_F_GCR_MEMCTRL_FWS_POS))
459#define MXC_F_GCR_MEMCTRL_SYSRAM0ECC_POS 16
460#define MXC_F_GCR_MEMCTRL_SYSRAM0ECC ((uint32_t)(0x1UL << MXC_F_GCR_MEMCTRL_SYSRAM0ECC_POS))
470#define MXC_F_GCR_MEMZ_RAM0_POS 0
471#define MXC_F_GCR_MEMZ_RAM0 ((uint32_t)(0x1UL << MXC_F_GCR_MEMZ_RAM0_POS))
473#define MXC_F_GCR_MEMZ_RAM1_POS 1
474#define MXC_F_GCR_MEMZ_RAM1 ((uint32_t)(0x1UL << MXC_F_GCR_MEMZ_RAM1_POS))
476#define MXC_F_GCR_MEMZ_RAM2_POS 2
477#define MXC_F_GCR_MEMZ_RAM2 ((uint32_t)(0x1UL << MXC_F_GCR_MEMZ_RAM2_POS))
479#define MXC_F_GCR_MEMZ_RAM3_POS 3
480#define MXC_F_GCR_MEMZ_RAM3 ((uint32_t)(0x1UL << MXC_F_GCR_MEMZ_RAM3_POS))
482#define MXC_F_GCR_MEMZ_SYSRAM0ECC_POS 4
483#define MXC_F_GCR_MEMZ_SYSRAM0ECC ((uint32_t)(0x1UL << MXC_F_GCR_MEMZ_SYSRAM0ECC_POS))
485#define MXC_F_GCR_MEMZ_ICC0_POS 5
486#define MXC_F_GCR_MEMZ_ICC0 ((uint32_t)(0x1UL << MXC_F_GCR_MEMZ_ICC0_POS))
488#define MXC_F_GCR_MEMZ_ICC1_POS 6
489#define MXC_F_GCR_MEMZ_ICC1 ((uint32_t)(0x1UL << MXC_F_GCR_MEMZ_ICC1_POS))
499#define MXC_F_GCR_SYSST_ICELOCK_POS 0
500#define MXC_F_GCR_SYSST_ICELOCK ((uint32_t)(0x1UL << MXC_F_GCR_SYSST_ICELOCK_POS))
510#define MXC_F_GCR_RST1_I2C1_POS 0
511#define MXC_F_GCR_RST1_I2C1 ((uint32_t)(0x1UL << MXC_F_GCR_RST1_I2C1_POS))
513#define MXC_F_GCR_RST1_PT_POS 1
514#define MXC_F_GCR_RST1_PT ((uint32_t)(0x1UL << MXC_F_GCR_RST1_PT_POS))
516#define MXC_F_GCR_RST1_OWM_POS 7
517#define MXC_F_GCR_RST1_OWM ((uint32_t)(0x1UL << MXC_F_GCR_RST1_OWM_POS))
519#define MXC_F_GCR_RST1_CRC_POS 9
520#define MXC_F_GCR_RST1_CRC ((uint32_t)(0x1UL << MXC_F_GCR_RST1_CRC_POS))
522#define MXC_F_GCR_RST1_AES_POS 10
523#define MXC_F_GCR_RST1_AES ((uint32_t)(0x1UL << MXC_F_GCR_RST1_AES_POS))
525#define MXC_F_GCR_RST1_SPI0_POS 11
526#define MXC_F_GCR_RST1_SPI0 ((uint32_t)(0x1UL << MXC_F_GCR_RST1_SPI0_POS))
528#define MXC_F_GCR_RST1_SMPHR_POS 16
529#define MXC_F_GCR_RST1_SMPHR ((uint32_t)(0x1UL << MXC_F_GCR_RST1_SMPHR_POS))
531#define MXC_F_GCR_RST1_I2S_POS 19
532#define MXC_F_GCR_RST1_I2S ((uint32_t)(0x1UL << MXC_F_GCR_RST1_I2S_POS))
534#define MXC_F_GCR_RST1_I2C2_POS 20
535#define MXC_F_GCR_RST1_I2C2 ((uint32_t)(0x1UL << MXC_F_GCR_RST1_I2C2_POS))
537#define MXC_F_GCR_RST1_DVS_POS 24
538#define MXC_F_GCR_RST1_DVS ((uint32_t)(0x1UL << MXC_F_GCR_RST1_DVS_POS))
540#define MXC_F_GCR_RST1_SIMO_POS 25
541#define MXC_F_GCR_RST1_SIMO ((uint32_t)(0x1UL << MXC_F_GCR_RST1_SIMO_POS))
543#define MXC_F_GCR_RST1_CPU1_POS 31
544#define MXC_F_GCR_RST1_CPU1 ((uint32_t)(0x1UL << MXC_F_GCR_RST1_CPU1_POS))
554#define MXC_F_GCR_PCLKDIS1_BTLE_POS 0
555#define MXC_F_GCR_PCLKDIS1_BTLE ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_BTLE_POS))
557#define MXC_F_GCR_PCLKDIS1_UART2_POS 1
558#define MXC_F_GCR_PCLKDIS1_UART2 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_UART2_POS))
560#define MXC_F_GCR_PCLKDIS1_TRNG_POS 2
561#define MXC_F_GCR_PCLKDIS1_TRNG ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_TRNG_POS))
563#define MXC_F_GCR_PCLKDIS1_SMPHR_POS 9
564#define MXC_F_GCR_PCLKDIS1_SMPHR ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_SMPHR_POS))
566#define MXC_F_GCR_PCLKDIS1_OWM_POS 13
567#define MXC_F_GCR_PCLKDIS1_OWM ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_OWM_POS))
569#define MXC_F_GCR_PCLKDIS1_CRC_POS 14
570#define MXC_F_GCR_PCLKDIS1_CRC ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_CRC_POS))
572#define MXC_F_GCR_PCLKDIS1_AES_POS 15
573#define MXC_F_GCR_PCLKDIS1_AES ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_AES_POS))
575#define MXC_F_GCR_PCLKDIS1_SPI0_POS 16
576#define MXC_F_GCR_PCLKDIS1_SPI0 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_SPI0_POS))
578#define MXC_F_GCR_PCLKDIS1_PCIF_POS 18
579#define MXC_F_GCR_PCLKDIS1_PCIF ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_PCIF_POS))
581#define MXC_F_GCR_PCLKDIS1_I2S_POS 23
582#define MXC_F_GCR_PCLKDIS1_I2S ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_I2S_POS))
584#define MXC_F_GCR_PCLKDIS1_I2C2_POS 24
585#define MXC_F_GCR_PCLKDIS1_I2C2 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_I2C2_POS))
587#define MXC_F_GCR_PCLKDIS1_WDT0_POS 27
588#define MXC_F_GCR_PCLKDIS1_WDT0 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_WDT0_POS))
590#define MXC_F_GCR_PCLKDIS1_CPU1_POS 31
591#define MXC_F_GCR_PCLKDIS1_CPU1 ((uint32_t)(0x1UL << MXC_F_GCR_PCLKDIS1_CPU1_POS))
601#define MXC_F_GCR_EVENTEN_DMA_POS 0
602#define MXC_F_GCR_EVENTEN_DMA ((uint32_t)(0x1UL << MXC_F_GCR_EVENTEN_DMA_POS))
604#define MXC_F_GCR_EVENTEN_RX_POS 1
605#define MXC_F_GCR_EVENTEN_RX ((uint32_t)(0x1UL << MXC_F_GCR_EVENTEN_RX_POS))
607#define MXC_F_GCR_EVENTEN_TX_POS 2
608#define MXC_F_GCR_EVENTEN_TX ((uint32_t)(0x1UL << MXC_F_GCR_EVENTEN_TX_POS))
618#define MXC_F_GCR_REVISION_REVISION_POS 0
619#define MXC_F_GCR_REVISION_REVISION ((uint32_t)(0xFFFFUL << MXC_F_GCR_REVISION_REVISION_POS))
629#define MXC_F_GCR_SYSIE_ICEUNLOCK_POS 0
630#define MXC_F_GCR_SYSIE_ICEUNLOCK ((uint32_t)(0x1UL << MXC_F_GCR_SYSIE_ICEUNLOCK_POS))
640#define MXC_F_GCR_ECCERR_RAM_POS 0
641#define MXC_F_GCR_ECCERR_RAM ((uint32_t)(0x1UL << MXC_F_GCR_ECCERR_RAM_POS))
651#define MXC_F_GCR_ECCCED_RAM_POS 0
652#define MXC_F_GCR_ECCCED_RAM ((uint32_t)(0x1UL << MXC_F_GCR_ECCCED_RAM_POS))
662#define MXC_F_GCR_ECCIE_RAM_POS 0
663#define MXC_F_GCR_ECCIE_RAM ((uint32_t)(0x1UL << MXC_F_GCR_ECCIE_RAM_POS))
673#define MXC_F_GCR_ECCADDR_ECCERRAD_POS 0
674#define MXC_F_GCR_ECCADDR_ECCERRAD ((uint32_t)(0xFFFFFFFFUL << MXC_F_GCR_ECCADDR_ECCERRAD_POS))
684#define MXC_F_GCR_BTLELDOCTRL_LDOBBEN_POS 0
685#define MXC_F_GCR_BTLELDOCTRL_LDOBBEN ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDOBBEN_POS))
687#define MXC_F_GCR_BTLELDOCTRL_LDOBBPULLD_POS 1
688#define MXC_F_GCR_BTLELDOCTRL_LDOBBPULLD ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDOBBPULLD_POS))
690#define MXC_F_GCR_BTLELDOCTRL_LDOBBVSEL_POS 2
691#define MXC_F_GCR_BTLELDOCTRL_LDOBBVSEL ((uint32_t)(0x3UL << MXC_F_GCR_BTLELDOCTRL_LDOBBVSEL_POS))
692#define MXC_V_GCR_BTLELDOCTRL_LDOBBVSEL_0_85 ((uint32_t)0x0UL)
693#define MXC_S_GCR_BTLELDOCTRL_LDOBBVSEL_0_85 (MXC_V_GCR_BTLELDOCTRL_LDOBBVSEL_0_85 << MXC_F_GCR_BTLELDOCTRL_LDOBBVSEL_POS)
694#define MXC_V_GCR_BTLELDOCTRL_LDOBBVSEL_0_9 ((uint32_t)0x1UL)
695#define MXC_S_GCR_BTLELDOCTRL_LDOBBVSEL_0_9 (MXC_V_GCR_BTLELDOCTRL_LDOBBVSEL_0_9 << MXC_F_GCR_BTLELDOCTRL_LDOBBVSEL_POS)
696#define MXC_V_GCR_BTLELDOCTRL_LDOBBVSEL_1_0 ((uint32_t)0x2UL)
697#define MXC_S_GCR_BTLELDOCTRL_LDOBBVSEL_1_0 (MXC_V_GCR_BTLELDOCTRL_LDOBBVSEL_1_0 << MXC_F_GCR_BTLELDOCTRL_LDOBBVSEL_POS)
698#define MXC_V_GCR_BTLELDOCTRL_LDOBBVSEL_1_1 ((uint32_t)0x3UL)
699#define MXC_S_GCR_BTLELDOCTRL_LDOBBVSEL_1_1 (MXC_V_GCR_BTLELDOCTRL_LDOBBVSEL_1_1 << MXC_F_GCR_BTLELDOCTRL_LDOBBVSEL_POS)
701#define MXC_F_GCR_BTLELDOCTRL_LDORFEN_POS 4
702#define MXC_F_GCR_BTLELDOCTRL_LDORFEN ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDORFEN_POS))
704#define MXC_F_GCR_BTLELDOCTRL_LDORFPULLD_POS 5
705#define MXC_F_GCR_BTLELDOCTRL_LDORFPULLD ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDORFPULLD_POS))
707#define MXC_F_GCR_BTLELDOCTRL_LDORFVSEL_POS 6
708#define MXC_F_GCR_BTLELDOCTRL_LDORFVSEL ((uint32_t)(0x3UL << MXC_F_GCR_BTLELDOCTRL_LDORFVSEL_POS))
709#define MXC_V_GCR_BTLELDOCTRL_LDORFVSEL_0_85 ((uint32_t)0x0UL)
710#define MXC_S_GCR_BTLELDOCTRL_LDORFVSEL_0_85 (MXC_V_GCR_BTLELDOCTRL_LDORFVSEL_0_85 << MXC_F_GCR_BTLELDOCTRL_LDORFVSEL_POS)
711#define MXC_V_GCR_BTLELDOCTRL_LDORFVSEL_0_9 ((uint32_t)0x1UL)
712#define MXC_S_GCR_BTLELDOCTRL_LDORFVSEL_0_9 (MXC_V_GCR_BTLELDOCTRL_LDORFVSEL_0_9 << MXC_F_GCR_BTLELDOCTRL_LDORFVSEL_POS)
713#define MXC_V_GCR_BTLELDOCTRL_LDORFVSEL_1_0 ((uint32_t)0x2UL)
714#define MXC_S_GCR_BTLELDOCTRL_LDORFVSEL_1_0 (MXC_V_GCR_BTLELDOCTRL_LDORFVSEL_1_0 << MXC_F_GCR_BTLELDOCTRL_LDORFVSEL_POS)
715#define MXC_V_GCR_BTLELDOCTRL_LDORFVSEL_1_1 ((uint32_t)0x3UL)
716#define MXC_S_GCR_BTLELDOCTRL_LDORFVSEL_1_1 (MXC_V_GCR_BTLELDOCTRL_LDORFVSEL_1_1 << MXC_F_GCR_BTLELDOCTRL_LDORFVSEL_POS)
718#define MXC_F_GCR_BTLELDOCTRL_LDORFBYP_POS 8
719#define MXC_F_GCR_BTLELDOCTRL_LDORFBYP ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDORFBYP_POS))
721#define MXC_F_GCR_BTLELDOCTRL_LDORFDISCH_POS 9
722#define MXC_F_GCR_BTLELDOCTRL_LDORFDISCH ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDORFDISCH_POS))
724#define MXC_F_GCR_BTLELDOCTRL_LDOBBBYP_POS 10
725#define MXC_F_GCR_BTLELDOCTRL_LDOBBBYP ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDOBBBYP_POS))
727#define MXC_F_GCR_BTLELDOCTRL_LDOBBDISCH_POS 11
728#define MXC_F_GCR_BTLELDOCTRL_LDOBBDISCH ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDOBBDISCH_POS))
730#define MXC_F_GCR_BTLELDOCTRL_LDOBBENDLY_POS 12
731#define MXC_F_GCR_BTLELDOCTRL_LDOBBENDLY ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDOBBENDLY_POS))
733#define MXC_F_GCR_BTLELDOCTRL_LDORFENDLY_POS 13
734#define MXC_F_GCR_BTLELDOCTRL_LDORFENDLY ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDORFENDLY_POS))
736#define MXC_F_GCR_BTLELDOCTRL_LDORFBYPENENDLY_POS 14
737#define MXC_F_GCR_BTLELDOCTRL_LDORFBYPENENDLY ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDORFBYPENENDLY_POS))
739#define MXC_F_GCR_BTLELDOCTRL_LDOBBBYPENENDLY_POS 15
740#define MXC_F_GCR_BTLELDOCTRL_LDOBBBYPENENDLY ((uint32_t)(0x1UL << MXC_F_GCR_BTLELDOCTRL_LDOBBBYPENENDLY_POS))
750#define MXC_F_GCR_BTLELDODLY_BYPDLYCNT_POS 0
751#define MXC_F_GCR_BTLELDODLY_BYPDLYCNT ((uint32_t)(0xFFUL << MXC_F_GCR_BTLELDODLY_BYPDLYCNT_POS))
753#define MXC_F_GCR_BTLELDODLY_LDOBBDLYCNT_POS 8
754#define MXC_F_GCR_BTLELDODLY_LDOBBDLYCNT ((uint32_t)(0x1FFUL << MXC_F_GCR_BTLELDODLY_LDOBBDLYCNT_POS))
756#define MXC_F_GCR_BTLELDODLY_LDORFDLYCNT_POS 20
757#define MXC_F_GCR_BTLELDODLY_LDORFDLYCNT ((uint32_t)(0x1FFUL << MXC_F_GCR_BTLELDODLY_LDORFDLYCNT_POS))
__IO uint32_t eccerr
Definition: gcr_regs.h:95
__IO uint32_t btleldoctrl
Definition: gcr_regs.h:99
__IO uint32_t sysctrl
Definition: gcr_regs.h:77
__IO uint32_t memctrl
Definition: gcr_regs.h:85
__IO uint32_t eccced
Definition: gcr_regs.h:96
__IO uint32_t rst0
Definition: gcr_regs.h:78
__IO uint32_t clkctrl
Definition: gcr_regs.h:79
__IO uint32_t memz
Definition: gcr_regs.h:86
__IO uint32_t sysst
Definition: gcr_regs.h:88
__IO uint32_t pm
Definition: gcr_regs.h:80
__IO uint32_t eccaddr
Definition: gcr_regs.h:98
__IO uint32_t pclkdis0
Definition: gcr_regs.h:84
__IO uint32_t sysie
Definition: gcr_regs.h:93
__IO uint32_t rst1
Definition: gcr_regs.h:89
__IO uint32_t pclkdiv
Definition: gcr_regs.h:82
__IO uint32_t pclkdis1
Definition: gcr_regs.h:90
__IO uint32_t eventen
Definition: gcr_regs.h:91
__IO uint32_t gpr
Definition: gcr_regs.h:102
__IO uint32_t btleldodly
Definition: gcr_regs.h:100
__I uint32_t revision
Definition: gcr_regs.h:92
__IO uint32_t eccie
Definition: gcr_regs.h:97
Definition: gcr_regs.h:76