|
#define | MXC_R_UART_CTRL0 ((uint32_t)0x00000000UL) |
|
#define | MXC_R_UART_CTRL1 ((uint32_t)0x00000004UL) |
|
#define | MXC_R_UART_STAT ((uint32_t)0x00000008UL) |
|
#define | MXC_R_UART_INT_EN ((uint32_t)0x0000000CUL) |
|
#define | MXC_R_UART_INT_FL ((uint32_t)0x00000010UL) |
|
#define | MXC_R_UART_BAUD0 ((uint32_t)0x00000014UL) |
|
#define | MXC_R_UART_BAUD1 ((uint32_t)0x00000018UL) |
|
#define | MXC_R_UART_FIFO ((uint32_t)0x0000001CUL) |
|
#define | MXC_R_UART_DMA ((uint32_t)0x00000020UL) |
|
#define | MXC_R_UART_TXFIFO ((uint32_t)0x00000024UL) |
|
#define | MXC_F_UART_CTRL0_ENABLE_POS 0 |
|
#define | MXC_F_UART_CTRL0_ENABLE ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_ENABLE_POS)) |
|
#define | MXC_F_UART_CTRL0_PARITY_EN_POS 1 |
|
#define | MXC_F_UART_CTRL0_PARITY_EN ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_PARITY_EN_POS)) |
|
#define | MXC_F_UART_CTRL0_PARITY_MODE_POS 2 |
|
#define | MXC_F_UART_CTRL0_PARITY_MODE ((uint32_t)(0x3UL << MXC_F_UART_CTRL0_PARITY_MODE_POS)) |
|
#define | MXC_V_UART_CTRL0_PARITY_MODE_EVEN ((uint32_t)0x0UL) |
|
#define | MXC_S_UART_CTRL0_PARITY_MODE_EVEN (MXC_V_UART_CTRL0_PARITY_MODE_EVEN << MXC_F_UART_CTRL0_PARITY_MODE_POS) |
|
#define | MXC_V_UART_CTRL0_PARITY_MODE_ODD ((uint32_t)0x1UL) |
|
#define | MXC_S_UART_CTRL0_PARITY_MODE_ODD (MXC_V_UART_CTRL0_PARITY_MODE_ODD << MXC_F_UART_CTRL0_PARITY_MODE_POS) |
|
#define | MXC_V_UART_CTRL0_PARITY_MODE_MARK ((uint32_t)0x2UL) |
|
#define | MXC_S_UART_CTRL0_PARITY_MODE_MARK (MXC_V_UART_CTRL0_PARITY_MODE_MARK << MXC_F_UART_CTRL0_PARITY_MODE_POS) |
|
#define | MXC_V_UART_CTRL0_PARITY_MODE_SPACE ((uint32_t)0x3UL) |
|
#define | MXC_S_UART_CTRL0_PARITY_MODE_SPACE (MXC_V_UART_CTRL0_PARITY_MODE_SPACE << MXC_F_UART_CTRL0_PARITY_MODE_POS) |
|
#define | MXC_F_UART_CTRL0_PARITY_LVL_POS 4 |
|
#define | MXC_F_UART_CTRL0_PARITY_LVL ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_PARITY_LVL_POS)) |
|
#define | MXC_F_UART_CTRL0_TXFLUSH_POS 5 |
|
#define | MXC_F_UART_CTRL0_TXFLUSH ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_TXFLUSH_POS)) |
|
#define | MXC_F_UART_CTRL0_RXFLUSH_POS 6 |
|
#define | MXC_F_UART_CTRL0_RXFLUSH ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_RXFLUSH_POS)) |
|
#define | MXC_F_UART_CTRL0_BITACC_POS 7 |
|
#define | MXC_F_UART_CTRL0_BITACC ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_BITACC_POS)) |
|
#define | MXC_F_UART_CTRL0_SIZE_POS 8 |
|
#define | MXC_F_UART_CTRL0_SIZE ((uint32_t)(0x3UL << MXC_F_UART_CTRL0_SIZE_POS)) |
|
#define | MXC_V_UART_CTRL0_SIZE_5 ((uint32_t)0x0UL) |
|
#define | MXC_S_UART_CTRL0_SIZE_5 (MXC_V_UART_CTRL0_SIZE_5 << MXC_F_UART_CTRL0_SIZE_POS) |
|
#define | MXC_V_UART_CTRL0_SIZE_6 ((uint32_t)0x1UL) |
|
#define | MXC_S_UART_CTRL0_SIZE_6 (MXC_V_UART_CTRL0_SIZE_6 << MXC_F_UART_CTRL0_SIZE_POS) |
|
#define | MXC_V_UART_CTRL0_SIZE_7 ((uint32_t)0x2UL) |
|
#define | MXC_S_UART_CTRL0_SIZE_7 (MXC_V_UART_CTRL0_SIZE_7 << MXC_F_UART_CTRL0_SIZE_POS) |
|
#define | MXC_V_UART_CTRL0_SIZE_8 ((uint32_t)0x3UL) |
|
#define | MXC_S_UART_CTRL0_SIZE_8 (MXC_V_UART_CTRL0_SIZE_8 << MXC_F_UART_CTRL0_SIZE_POS) |
|
#define | MXC_F_UART_CTRL0_STOP_POS 10 |
|
#define | MXC_F_UART_CTRL0_STOP ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_STOP_POS)) |
|
#define | MXC_F_UART_CTRL0_FLOW_POS 11 |
|
#define | MXC_F_UART_CTRL0_FLOW ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_FLOW_POS)) |
|
#define | MXC_F_UART_CTRL0_FLOWPOL_POS 12 |
|
#define | MXC_F_UART_CTRL0_FLOWPOL ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_FLOWPOL_POS)) |
|
#define | MXC_F_UART_CTRL0_NULLMOD_POS 13 |
|
#define | MXC_F_UART_CTRL0_NULLMOD ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_NULLMOD_POS)) |
|
#define | MXC_F_UART_CTRL0_BREAK_POS 14 |
|
#define | MXC_F_UART_CTRL0_BREAK ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_BREAK_POS)) |
|
#define | MXC_F_UART_CTRL0_CLK_SEL_POS 15 |
|
#define | MXC_F_UART_CTRL0_CLK_SEL ((uint32_t)(0x1UL << MXC_F_UART_CTRL0_CLK_SEL_POS)) |
|
#define | MXC_F_UART_CTRL0_TO_CNT_POS 16 |
|
#define | MXC_F_UART_CTRL0_TO_CNT ((uint32_t)(0xFFUL << MXC_F_UART_CTRL0_TO_CNT_POS)) |
|
#define | MXC_F_UART_CTRL1_RX_FIFO_LVL_POS 0 |
|
#define | MXC_F_UART_CTRL1_RX_FIFO_LVL ((uint32_t)(0x3FUL << MXC_F_UART_CTRL1_RX_FIFO_LVL_POS)) |
|
#define | MXC_F_UART_CTRL1_TX_FIFO_LVL_POS 8 |
|
#define | MXC_F_UART_CTRL1_TX_FIFO_LVL ((uint32_t)(0x3FUL << MXC_F_UART_CTRL1_TX_FIFO_LVL_POS)) |
|
#define | MXC_F_UART_CTRL1_RTS_FIFO_LVL_POS 16 |
|
#define | MXC_F_UART_CTRL1_RTS_FIFO_LVL ((uint32_t)(0x3FUL << MXC_F_UART_CTRL1_RTS_FIFO_LVL_POS)) |
|
#define | MXC_F_UART_STAT_TX_BUSY_POS 0 |
|
#define | MXC_F_UART_STAT_TX_BUSY ((uint32_t)(0x1UL << MXC_F_UART_STAT_TX_BUSY_POS)) |
|
#define | MXC_F_UART_STAT_RX_BUSY_POS 1 |
|
#define | MXC_F_UART_STAT_RX_BUSY ((uint32_t)(0x1UL << MXC_F_UART_STAT_RX_BUSY_POS)) |
|
#define | MXC_F_UART_STAT_PARITY_POS 2 |
|
#define | MXC_F_UART_STAT_PARITY ((uint32_t)(0x1UL << MXC_F_UART_STAT_PARITY_POS)) |
|
#define | MXC_F_UART_STAT_BREAK_POS 3 |
|
#define | MXC_F_UART_STAT_BREAK ((uint32_t)(0x1UL << MXC_F_UART_STAT_BREAK_POS)) |
|
#define | MXC_F_UART_STAT_RX_EMPTY_POS 4 |
|
#define | MXC_F_UART_STAT_RX_EMPTY ((uint32_t)(0x1UL << MXC_F_UART_STAT_RX_EMPTY_POS)) |
|
#define | MXC_F_UART_STAT_RX_FULL_POS 5 |
|
#define | MXC_F_UART_STAT_RX_FULL ((uint32_t)(0x1UL << MXC_F_UART_STAT_RX_FULL_POS)) |
|
#define | MXC_F_UART_STAT_TX_EMPTY_POS 6 |
|
#define | MXC_F_UART_STAT_TX_EMPTY ((uint32_t)(0x1UL << MXC_F_UART_STAT_TX_EMPTY_POS)) |
|
#define | MXC_F_UART_STAT_TX_FULL_POS 7 |
|
#define | MXC_F_UART_STAT_TX_FULL ((uint32_t)(0x1UL << MXC_F_UART_STAT_TX_FULL_POS)) |
|
#define | MXC_F_UART_STAT_RX_NUM_POS 8 |
|
#define | MXC_F_UART_STAT_RX_NUM ((uint32_t)(0x3FUL << MXC_F_UART_STAT_RX_NUM_POS)) |
|
#define | MXC_F_UART_STAT_TX_NUM_POS 16 |
|
#define | MXC_F_UART_STAT_TX_NUM ((uint32_t)(0x3FUL << MXC_F_UART_STAT_TX_NUM_POS)) |
|
#define | MXC_F_UART_STAT_RX_TO_POS 24 |
|
#define | MXC_F_UART_STAT_RX_TO ((uint32_t)(0x1UL << MXC_F_UART_STAT_RX_TO_POS)) |
|
#define | MXC_F_UART_INT_EN_RX_FRAME_ERROR_POS 0 |
|
#define | MXC_F_UART_INT_EN_RX_FRAME_ERROR ((uint32_t)(0x1UL << MXC_F_UART_INT_EN_RX_FRAME_ERROR_POS)) |
|
#define | MXC_F_UART_INT_EN_RX_PARITY_ERROR_POS 1 |
|
#define | MXC_F_UART_INT_EN_RX_PARITY_ERROR ((uint32_t)(0x1UL << MXC_F_UART_INT_EN_RX_PARITY_ERROR_POS)) |
|
#define | MXC_F_UART_INT_EN_CTS_POS 2 |
|
#define | MXC_F_UART_INT_EN_CTS ((uint32_t)(0x1UL << MXC_F_UART_INT_EN_CTS_POS)) |
|
#define | MXC_F_UART_INT_EN_RX_OVERRUN_POS 3 |
|
#define | MXC_F_UART_INT_EN_RX_OVERRUN ((uint32_t)(0x1UL << MXC_F_UART_INT_EN_RX_OVERRUN_POS)) |
|
#define | MXC_F_UART_INT_EN_RX_FIFO_LVL_POS 4 |
|
#define | MXC_F_UART_INT_EN_RX_FIFO_LVL ((uint32_t)(0x1UL << MXC_F_UART_INT_EN_RX_FIFO_LVL_POS)) |
|
#define | MXC_F_UART_INT_EN_TX_FIFO_AE_POS 5 |
|
#define | MXC_F_UART_INT_EN_TX_FIFO_AE ((uint32_t)(0x1UL << MXC_F_UART_INT_EN_TX_FIFO_AE_POS)) |
|
#define | MXC_F_UART_INT_EN_TX_FIFO_LVL_POS 6 |
|
#define | MXC_F_UART_INT_EN_TX_FIFO_LVL ((uint32_t)(0x1UL << MXC_F_UART_INT_EN_TX_FIFO_LVL_POS)) |
|
#define | MXC_F_UART_INT_EN_BREAK_POS 7 |
|
#define | MXC_F_UART_INT_EN_BREAK ((uint32_t)(0x1UL << MXC_F_UART_INT_EN_BREAK_POS)) |
|
#define | MXC_F_UART_INT_EN_RX_TO_POS 8 |
|
#define | MXC_F_UART_INT_EN_RX_TO ((uint32_t)(0x1UL << MXC_F_UART_INT_EN_RX_TO_POS)) |
|
#define | MXC_F_UART_INT_EN_LAST_BREAK_POS 9 |
|
#define | MXC_F_UART_INT_EN_LAST_BREAK ((uint32_t)(0x1UL << MXC_F_UART_INT_EN_LAST_BREAK_POS)) |
|
#define | MXC_F_UART_INT_FL_FRAME_POS 0 |
|
#define | MXC_F_UART_INT_FL_FRAME ((uint32_t)(0x1UL << MXC_F_UART_INT_FL_FRAME_POS)) |
|
#define | MXC_F_UART_INT_FL_PARITY_POS 1 |
|
#define | MXC_F_UART_INT_FL_PARITY ((uint32_t)(0x1UL << MXC_F_UART_INT_FL_PARITY_POS)) |
|
#define | MXC_F_UART_INT_FL_CTS_POS 2 |
|
#define | MXC_F_UART_INT_FL_CTS ((uint32_t)(0x1UL << MXC_F_UART_INT_FL_CTS_POS)) |
|
#define | MXC_F_UART_INT_FL_RX_OVR_POS 3 |
|
#define | MXC_F_UART_INT_FL_RX_OVR ((uint32_t)(0x1UL << MXC_F_UART_INT_FL_RX_OVR_POS)) |
|
#define | MXC_F_UART_INT_FL_RX_FIFO_LVL_POS 4 |
|
#define | MXC_F_UART_INT_FL_RX_FIFO_LVL ((uint32_t)(0x1UL << MXC_F_UART_INT_FL_RX_FIFO_LVL_POS)) |
|
#define | MXC_F_UART_INT_FL_TX_FIFO_AE_POS 5 |
|
#define | MXC_F_UART_INT_FL_TX_FIFO_AE ((uint32_t)(0x1UL << MXC_F_UART_INT_FL_TX_FIFO_AE_POS)) |
|
#define | MXC_F_UART_INT_FL_TX_FIFO_LVL_POS 6 |
|
#define | MXC_F_UART_INT_FL_TX_FIFO_LVL ((uint32_t)(0x1UL << MXC_F_UART_INT_FL_TX_FIFO_LVL_POS)) |
|
#define | MXC_F_UART_INT_FL_BREAK_POS 7 |
|
#define | MXC_F_UART_INT_FL_BREAK ((uint32_t)(0x1UL << MXC_F_UART_INT_FL_BREAK_POS)) |
|
#define | MXC_F_UART_INT_FL_RX_TO_POS 8 |
|
#define | MXC_F_UART_INT_FL_RX_TO ((uint32_t)(0x1UL << MXC_F_UART_INT_FL_RX_TO_POS)) |
|
#define | MXC_F_UART_INT_FL_LAST_BREAK_POS 9 |
|
#define | MXC_F_UART_INT_FL_LAST_BREAK ((uint32_t)(0x1UL << MXC_F_UART_INT_FL_LAST_BREAK_POS)) |
|
#define | MXC_F_UART_BAUD0_IBAUD_POS 0 |
|
#define | MXC_F_UART_BAUD0_IBAUD ((uint32_t)(0xFFFUL << MXC_F_UART_BAUD0_IBAUD_POS)) |
|
#define | MXC_F_UART_BAUD0_CLKDIV_POS 16 |
|
#define | MXC_F_UART_BAUD0_CLKDIV ((uint32_t)(0x7UL << MXC_F_UART_BAUD0_CLKDIV_POS)) |
|
#define | MXC_V_UART_BAUD0_CLKDIV_128 ((uint32_t)0x0UL) |
|
#define | MXC_S_UART_BAUD0_CLKDIV_128 (MXC_V_UART_BAUD0_CLKDIV_128 << MXC_F_UART_BAUD0_CLKDIV_POS) |
|
#define | MXC_V_UART_BAUD0_CLKDIV_64 ((uint32_t)0x1UL) |
|
#define | MXC_S_UART_BAUD0_CLKDIV_64 (MXC_V_UART_BAUD0_CLKDIV_64 << MXC_F_UART_BAUD0_CLKDIV_POS) |
|
#define | MXC_V_UART_BAUD0_CLKDIV_32 ((uint32_t)0x2UL) |
|
#define | MXC_S_UART_BAUD0_CLKDIV_32 (MXC_V_UART_BAUD0_CLKDIV_32 << MXC_F_UART_BAUD0_CLKDIV_POS) |
|
#define | MXC_V_UART_BAUD0_CLKDIV_16 ((uint32_t)0x3UL) |
|
#define | MXC_S_UART_BAUD0_CLKDIV_16 (MXC_V_UART_BAUD0_CLKDIV_16 << MXC_F_UART_BAUD0_CLKDIV_POS) |
|
#define | MXC_V_UART_BAUD0_CLKDIV_8 ((uint32_t)0x4UL) |
|
#define | MXC_S_UART_BAUD0_CLKDIV_8 (MXC_V_UART_BAUD0_CLKDIV_8 << MXC_F_UART_BAUD0_CLKDIV_POS) |
|
#define | MXC_F_UART_BAUD1_DBAUD_POS 0 |
|
#define | MXC_F_UART_BAUD1_DBAUD ((uint32_t)(0xFFFUL << MXC_F_UART_BAUD1_DBAUD_POS)) |
|
#define | MXC_F_UART_FIFO_FIFO_POS 0 |
|
#define | MXC_F_UART_FIFO_FIFO ((uint32_t)(0xFFUL << MXC_F_UART_FIFO_FIFO_POS)) |
|
#define | MXC_F_UART_DMA_TXDMA_EN_POS 0 |
|
#define | MXC_F_UART_DMA_TXDMA_EN ((uint32_t)(0x1UL << MXC_F_UART_DMA_TXDMA_EN_POS)) |
|
#define | MXC_F_UART_DMA_RXDMA_EN_POS 1 |
|
#define | MXC_F_UART_DMA_RXDMA_EN ((uint32_t)(0x1UL << MXC_F_UART_DMA_RXDMA_EN_POS)) |
|
#define | MXC_F_UART_DMA_TXDMA_LVL_POS 8 |
|
#define | MXC_F_UART_DMA_TXDMA_LVL ((uint32_t)(0x3FUL << MXC_F_UART_DMA_TXDMA_LVL_POS)) |
|
#define | MXC_F_UART_DMA_RXDMA_LVL_POS 16 |
|
#define | MXC_F_UART_DMA_RXDMA_LVL ((uint32_t)(0x3FUL << MXC_F_UART_DMA_RXDMA_LVL_POS)) |
|
#define | MXC_F_UART_TXFIFO_DATA_POS 0 |
|
#define | MXC_F_UART_TXFIFO_DATA ((uint32_t)(0x7FUL << MXC_F_UART_TXFIFO_DATA_POS)) |
|